MPC8379EVRAJF Freescale Semiconductor, MPC8379EVRAJF Datasheet - Page 82

MPU PWRQUICC II 533MHZ 689TEPBGA

MPC8379EVRAJF

Manufacturer Part Number
MPC8379EVRAJF
Description
MPU PWRQUICC II 533MHZ 689TEPBGA
Manufacturer
Freescale Semiconductor
Series
PowerQUICC II PROr
Datasheets

Specifications of MPC8379EVRAJF

Processor Type
MPC83xx PowerQUICC II Pro 32-Bit
Speed
533MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
689-TePBGA II
Maximum Clock Frequency
533 MHz
Operating Supply Voltage
1.8 V to 2.5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
I/o Voltage
1.8 V, 2.5 V, 3.3 V
Minimum Operating Temperature
0 C
Core Size
32 Bit
Program Memory Size
64KB
Cpu Speed
533MHz
Embedded Interface Type
DUART, HSSI, I2C, IPIC, JTAG, SPI, USB
Digital Ic Case Style
BGA
No. Of Pins
689
Rohs Compliant
Yes
For Use With
MPC8377E-RDBA - BOARD REF DES MPC8377 REV 2.1MPC8377E-MDS-PB - BOARD MODULAR DEV SYSTEM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8379EVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC8379EVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
High-Speed Serial Interfaces (HSSI)
82
SDn_REF_CLK
SDn_REF_CLK
— For external DC-coupled connection, as described in
— For external AC-coupled connection, there is no common mode voltage requirement for the
Single-ended Mode
— The reference clock can also be single-ended. The SD _REF_CLK input amplitude
— The SDn_REF_CLK input average voltage must be between 200 mV and 400 mV.
— To meet the input amplitude requirement, the reference clock inputs might need to be DC or
Figure 53. Differential Reference Clock Input DC Requirements (External DC-Coupled)
greater than 200 mV. This requirement is the same for both external DC-coupled or
AC-coupled connection.
Clock Receiver Characteristics,”
requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV.
Figure 53
scheme.
clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver
and the SerDes reference clock receiver operate in different command mode voltages. The
SerDes reference clock receiver in this connection scheme has its common mode voltage set to
SGND_SRDSn. Each signal wire of the differential inputs is allowed to swing below and above
the command mode voltage (SGND_SRDSn).
input requirement for AC-coupled connection scheme.
(single-ended swing) must be between 400 mV and 800 mV
SDn_REF_CLK either left unconnected or tied to ground.
shows the SerDes reference clock input requirement for single-ended signaling mode.
AC-coupled externally. For the best noise performance, the reference of the clock could be DC
or AC-coupled into the unused phase (SDn_REF_CLK) through the same source impedance as
the clock input (SDn_REF_CLK) in use.
MPC8377E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4
shows the SerDes reference clock input requirement for DC-coupled connection
200 mV < Input Amplitude or Differential Peak < 800 mV
the maximum average current requirements sets the
Figure 54
Section 21.2.1, “SerDes Reference
shows the SerDes reference clock
p-p
(from V
100 mV < V
min
Freescale Semiconductor
to V
V
max
cm
max
V
< 400 mV
< 800 mV
min
) with
Figure 55
> 0 V

Related parts for MPC8379EVRAJF