HD6417618 RENESAS [Renesas Technology Corp], HD6417618 Datasheet - Page 511

no-image

HD6417618

Manufacturer Part Number
HD6417618
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7618 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417618RBGN100V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
18.2.9
BRCR sets the following conditions:
• Channels A and B are used in two independent channel conditions or under the sequential
• A break is set before or after instruction execution.
• Specify whether to include the number of execution times on channel B in comparison
• Specify whether to include data bus on channel B in comparison conditions.
• Enable PC trace.
The break control register (BRCR) is a 32-bit readable/writable register that has break conditions
match flags and bits for setting a variety of break conditions.
Bit
31 to 16
15
14
condition.
conditions.
Break Control Register (BRCR)
Bit Name
SCMFCA
SCMFCB
Initial
Value
All 0
0
0
R/W
R
R/W
R/W
Description
Reserved
These bits are always read as 0. The write value should
always be 0.
L Bus Cycle Condition Match Flag A
When the L bus cycle condition in the break conditions
set for channel A is satisfied, this flag is set to 1 (not
cleared
to 0). In order to clear this flag, write 0 into this bit.
0: The L bus cycle condition for channel A does not
1: The L bus cycle condition for channel A matches
L Bus Cycle Condition Match Flag B
When the L bus cycle condition in the break conditions
set for channel B is satisfied, this flag is set to 1 (not
cleared
to 0). In order to clear this flag, write 0 into this bit.
0: The L bus cycle condition for channel B does not
1: The L bus cycle condition for channel B matches
match
match
Rev. 6.00 Jun. 12, 2007 Page 479 of 610
Section 18 User Break Controller (UBC)
REJ09B0131-0600

Related parts for HD6417618