MMC2114 MOTOROLA [Motorola, Inc], MMC2114 Datasheet - Page 591

no-image

MMC2114

Manufacturer Part Number
MMC2114
Description
M CORE Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MMC2114CFCAF33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2114CFCAG33
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MMC2114CFCAG33
Manufacturer:
XILINX
0
Company:
Part Number:
MMC2114CFCAG33
Quantity:
62
Part Number:
MMC2114CFCPU33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2114CFCPV33
Manufacturer:
MOTOLOLA
Quantity:
853
MMC2114 • MMC2113 • MMC2112 — Rev. 1.0
MOTOROLA
SQC1 and SQC0 — Sequential Control Field
DR — Debug Request Bit
and SQC0
The SQC field allows memory breakpoint B and trace occurrences to
be suspended until a qualifying event occurs. Test logic reset clears
the SQC field. See
DR requests the CPU to enter debug mode unconditionally. The PM
bits in the OnCE Status Register indicate that the CPU is in debug
mode. Once the CPU enters debug mode, it returns there even with
a write to the OCMR with GO and EX set until the DR bit is cleared.
Test logic reset clears the DR bit.
Freescale Semiconductor, Inc.
SQC1
00
01
10
11
For More Information On This Product,
JTAG Test Access Port and OnCE
Table 22-5. Sequential Control Field Settings
Disable sequential control operation. Memory breakpoints and trace
Suspend normal trace counter operation until a breakpoint condition
Qualify memory breakpoint B matches with a breakpoint occurrence
Combine the 01 and 10 qualifications. In this mode, no breakpoint
Go to: www.freescale.com
operation are unaffected by this field.
occurs for memory breakpoint B. In this mode, memory breakpoint B
occurrences no longer cause breakpoint requests to be generated.
Instead, trace counter comparisons are suspended until the first
memory breakpoint B occurrence. After the first memory breakpoint
B occurrence, trace counter control is released to perform normally,
assuming TME is set. This allows a sequence of breakpoint
conditions to be specified prior to trace counting.
for memory breakpoint A. In this mode, memory breakpoint A
occurrences no longer cause breakpoint requests to be generated.
Instead, memory breakpoint B comparisons are suspended until the
first memory breakpoint A occurrence. After the first memory
breakpoint A occurrence, memory breakpoint B is enabled to
perform normally. This allows a sequence of breakpoint conditions
to be specified.
requests are generated, and trace count operation is enabled once
a memory breakpoint B occurrence follows a memory breakpoint A
occurrence if TME is set.
Table
22-5.
Meaning
JTAG Test Access Port and OnCE
Functional Description
Advance Information
591

Related parts for MMC2114