XC4VFX12-10SFG363C Xilinx Inc, XC4VFX12-10SFG363C Datasheet - Page 138

no-image

XC4VFX12-10SFG363C

Manufacturer Part Number
XC4VFX12-10SFG363C
Description
IC FPGA VIRTEX-4 FX 12K 363FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX12-10SFG363C

Number Of Logic Elements/cells
12312
Number Of Labs/clbs
1368
Total Ram Bits
663552
Number Of I /o
240
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
363-FBGA, FCBGA
Package
363FCBGA
Family Name
Virtex®-4
Device Logic Units
12312
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
240
Ram Bits
663552
For Use With
HW-V4-ML403-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
XILINX
0
Chapter 4: Block RAM
138
.INIT_39(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INIT_3A(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INIT_3B(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INIT_3C(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INIT_3D(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INIT_3E(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INIT_3F(256'h00000000000000000000000000000000000000000000000000000000
00000000),
.INITP_00(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_01(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_02(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_03(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_04(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_05(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_06(256'h0000000000000000000000000000000000000000000000000000000
000000000),
.INITP_07(256'h0000000000000000000000000000000000000000000000000000000
000000000)
) RAMB16_inst (
// The next set of INITP_xx are for the parity bits
.CASCADEOUTA(CASCADEOUTA),
.CASCADEOUTB(CASCADEOUTB),
.DOA(DOA),
.DOB(DOB),
.DOPA(DOPA),
.DOPB(DOPB),
.ADDRA(ADDRA),
.ADDRB(ADDRB),
.CASCADEINA(CASCADEINA), // 1-bit cascade A input
.CASCADEINB(CASCADEINB), // 1-bit cascade B input
.CLKA(CLKA),
www.xilinx.com
// 32-bit A port data output
// 32-bit B port data output
// 4-bit A port parity data output
// 4-bit B port parity data output
// 15-bit A port address input
// 15-bit B port address input
// 1-bit A port clock input
// 1-bit cascade output
// 1-bit cascade output
UG070 (v2.6) December 1, 2008
Virtex-4 FPGA User Guide
R

Related parts for XC4VFX12-10SFG363C