XC4VFX12-10SFG363C Xilinx Inc, XC4VFX12-10SFG363C Datasheet - Page 365

no-image

XC4VFX12-10SFG363C

Manufacturer Part Number
XC4VFX12-10SFG363C
Description
IC FPGA VIRTEX-4 FX 12K 363FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX12-10SFG363C

Number Of Logic Elements/cells
12312
Number Of Labs/clbs
1368
Total Ram Bits
663552
Number Of I /o
240
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
363-FBGA, FCBGA
Package
363FCBGA
Family Name
Virtex®-4
Device Logic Units
12312
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
240
Ram Bits
663552
For Use With
HW-V4-ML403-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
XILINX
0
Advanced SelectIO Logic Resources
Introduction
Input Serial-to-Parallel Logic Resources (ISERDES)
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
R
The Virtex-4 FPGA I/O functionality is described in
user guide.
This chapter covers additional Virtex-4 FPGA resources:
The Virtex-4 FPGA ISERDES is a dedicated serial-to-parallel converter with specific
clocking and logic features designed to facilitate the implementation of high-speed source-
synchronous applications. The ISERDES avoids the additional timing complexities
encountered when designing deserializers in the FPGA logic.
ISERDES features include:
Chapter 6
and their compliance with many industry standards.
Chapter 7
or DDR data.
Input serial-to-parallel converters (ISERDES) and output parallel-to-series converters
(OSERDES) support very fast I/O data rates, and allow the internal logic to run up to
ten times slower than the I/O.
The Bitslip submodule can re-align data to word boundaries, detected with the help of
a training pattern.
Dedicated Deserializer/Serial-to-Parallel Converter
The ISERDES deserializer enables high-speed data transfer without requiring the
FPGA fabric to match the input data frequency. This converter supports both single
data rate (SDR) and double data rate (DDR) modes. In SDR mode, the serial-to-parallel
converter creates a 2-, 3-, 4-, 5-, 6-, 7-, or 8-bit wide parallel word. In DDR mode, the
serial-to-parallel converter creates a 4-, 6-, 8-, or 10-bit-wide parallel word.
Digitally Controlled Delay Element – IDELAY
Every ISERDES block contains a programmable absolute delay element called
IDELAY. IDELAY is a 64-tap, wraparound, delay element with a fixed, guaranteed tap
resolution (see
registered input path, or both. There are three modes of operation:
a.
b. FIXED – Delay value is set to the value in the IOBDELAY _VALUE
DEFAULT – Zero-hold time delay mode (similar to the Virtex®-II and Virtex-II Pro
FPGA delay elements)
covers the electrical characteristics of input receivers and output drivers,
describes the register structures dedicated for sending and receiving SDR
Virtex-4 Data
www.xilinx.com
Sheet). It can be applied to the combinatorial input path,
Chapter 6
through
Chapter 8
Chapter 8
of this
365

Related parts for XC4VFX12-10SFG363C