XC4VFX12-10SFG363C Xilinx Inc, XC4VFX12-10SFG363C Datasheet - Page 297

no-image

XC4VFX12-10SFG363C

Manufacturer Part Number
XC4VFX12-10SFG363C
Description
IC FPGA VIRTEX-4 FX 12K 363FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX12-10SFG363C

Number Of Logic Elements/cells
12312
Number Of Labs/clbs
1368
Total Ram Bits
663552
Number Of I /o
240
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
363-FBGA, FCBGA
Package
363FCBGA
Family Name
Virtex®-4
Device Logic Units
12312
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
240
Ram Bits
663552
For Use With
HW-V4-ML403-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
XILINX
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
BLVDS (Bus LVDS)
CSE Differential LVPECL (Low-Voltage Positive Emitter-Coupled Logic)
R
LVPECL Transceiver Termination
Table 6-35: Allowed Attributes of the LDT I/O Standard
Since LVDS is intended for point-to-point applications, BLVDS is not an EIA/TIA standard
implementation and requires careful adaptation of I/O and PCB layout design rules. The
primitive supplied in the software library for bidirectional LVDS does not use the Virtex-4
FPGA LVDS current-mode driver. Therefore, source termination is required.
shows the BLVDS transmitter termination.
Table 6-36
Table 6-36: Available BLVDS Primitives
LVPECL is a very popular and powerful high-speed interface in many system applications.
Virtex-4 FPGA I/Os are designed to comply with the EIA/TIA electrical specifications for
2.5V LVPECL to make system and board design easier.
The Virtex-4 FPGA LVPECL transmitter and receiver requires the termination shown in
Figure
50Ω transmission lines. The LVPECL driver is composed of two LVCMOS drivers that
IOSTANDARD
CAPACITANCE
DIFF_TERM
IOSTANDARD
CAPACITANCE
BLVDS_25
BLVDS_25
Attributes
Attributes
6-77, illustrating a Virtex-4 FPGA LVPECL transmitter and receiver on a board with
summarizes all the possible BLVDS I/O standards and attributes supported.
IOB
Figure 6-76: BLVDS Transmitter Termination
Specific Guidelines for Virtex-4 FPGA I/O Supported Standards
IBUFDS/IBUFGDS
www.xilinx.com
LOW, NORMAL,
DONT_CARE
165Ω
165Ω
R
R
IBUFDS/IBUFGDS
S
S
LOW, NORMAL,
TRUE, FALSE
DONT CARE
R DIV
140Ω
Z 0 = 50Ω
Z 0 = 50Ω
R DIFF = 100Ω
OBUFDS/OBUFTDS
Primitives
Primitives
BLVDS_25
NORMAL
LDT_25
INX
IN
OBUFDS/OBUFTDS
NORMAL
Unused
IOB
LOW, NORMAL,
DONT_CARE
IOBUFDS
BLVDS_25
+
-
Figure 6-76
ug070_6_74_071904
Data in
297

Related parts for XC4VFX12-10SFG363C