XC4VFX12-10SFG363C Xilinx Inc, XC4VFX12-10SFG363C Datasheet - Page 257

no-image

XC4VFX12-10SFG363C

Manufacturer Part Number
XC4VFX12-10SFG363C
Description
IC FPGA VIRTEX-4 FX 12K 363FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX12-10SFG363C

Number Of Logic Elements/cells
12312
Number Of Labs/clbs
1368
Total Ram Bits
663552
Number Of I /o
240
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
363-FBGA, FCBGA
Package
363FCBGA
Family Name
Virtex®-4
Device Logic Units
12312
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
240
Ram Bits
663552
For Use With
HW-V4-ML403-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
XILINX
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
R
LVDCI (Low Voltage Digitally Controlled Impedance)
Table 6-4
LVCMOS15 I/O standards.
Table 6-4: Allowed Attributes for the LVCMOS18 and LVCMOS15 I/O Standard
Using these I/O buffers configures the outputs as controlled impedance drivers. The
receiver of LVDCI is identical to a LVCMOS receiver. Some I/O standards, such as LVTTL,
LVCMOS, etc., must have a drive impedance that matches the characteristic impedance of
the driven line. Virtex-4 devices provide a controlled impedance output driver to provide
series termination without external source termination resistors. The impedance is set by
the common external reference resistors, with resistance equal to the trace characteristic
impedance, Z
Sample circuits illustrating both unidirectional and bidirectional termination techniques
for a controlled impedance driver are shown in
standards supporting a controlled impedance driver are: LVDCI_15, LVDCI_18,
LVDCI_25, and LVDCI_33.
IOSTANDARD
CAPACITANCE
DRIVE
SLEW
Figure 6-29: Controlled Impedance Driver with Unidirectional Termination
Figure 6-30: Controlled Impedance Driver with Bidirectional Termination
Attributes
R 0 = R VRN = R VRP = Z 0
details the allowed attributes that can be applied to the LVCMOS18 and
LVDCI
0
.
R 0 = R VRN = R VRP = Z 0
LVDCI
Specific Guidelines for Virtex-4 FPGA I/O Supported Standards
www.xilinx.com
IBUF/IBUFG
LVCMOS18
LVCMOS15
IOB
IOB
UNUSED
UNUSED
LOW, NORMAL, DONT_CARE
Z 0
Z 0
Figure 6-29
OBUF/OBUFT
2, 4, 6, 8, 12, 16
{FAST, SLOW}
LVCMOS18
LVCMOS15
Primitives
IOB
IOB
R 0 = R VRN = R VRP = Z 0
and
Figure
LVDCI
UG070_6_29_031308
6-30. The DCI I/O
LVDCI
2, 4, 6, 8, 12, 16
{FAST, SLOW}
UG070_6_30_031308
LVCMOS18
LVCMOS15
IOBUF
257

Related parts for XC4VFX12-10SFG363C