AT91SAM9G45-CU-999 Atmel, AT91SAM9G45-CU-999 Datasheet - Page 255

IC MCU ARM9 APMC 324TFBGA

AT91SAM9G45-CU-999

Manufacturer Part Number
AT91SAM9G45-CU-999
Description
IC MCU ARM9 APMC 324TFBGA
Manufacturer
Atmel
Series
AT91SAMr
Datasheet

Specifications of AT91SAM9G45-CU-999

Core Processor
ARM9
Core Size
16/32-Bit
Speed
400MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, MMC, SPI, SSC, UART/USART, USB
Peripherals
AC'97, DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
160
Program Memory Size
64KB (64K x 8)
Program Memory Type
ROM
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
0.9 V ~ 1.1 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
324-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM9G45-CU-999
Manufacturer:
Atmel
Quantity:
10 000
22.5
22.5.1
Table 22-1.
Table 22-2.
6438F–ATARM–21-Jun-10
27
27
26
26
Bk[1:0]
Software Interface/SDRAM Organization, Address Mapping
25
25
SDRAM Address Mapping for 16-bit Memory Data Bus Width
Bk[1:0]
Bk[1:0]
24
24
Linear Mapping for SDRAM Configuration, 2K Rows, 512/1024/2048/4096 Columns
Linear Mapping for SDRAM Configuration: 4K Rows, 512/1024/2048/4096 Columns
Bk[1:0]
Bk[1:0]
23
23
Bk[1:0]
Bk[1:0]
22
22
Bk[1:0]
The SDRAM address space is organized into banks, rows and columns. The DDRSDRC maps
different memory types depending on the values set in the DDRSDRC Configuration Register.
See
trate the relation between CPU addresses and columns, rows and banks addresses for 16-bit
memory data bus widths and 32-bit memory data bus widths.
The DDRSDRC supports address mapping in linear mode .
Linear mode is a method for address mapping where banks alternate at each last SDRAM page
of current bank.
.
The DDRSDRC makes the SDRAM devices access protocol transparent to the user.
to
the device structure. Various configurations are illustrated.
21
21
Table 22-8
Section 22.7.3 “DDRSDRC Configuration Register” on page
20
20
Row[11:0]
19
19
Row[10:0]
Row[11:0]
illustrate the SDRAM device memory mapping seen by the user in correlation with
18
18
Row[10:0]
Row[11:0]
17
17
Row[10:0]
Row[11:0]
16
16
Row[10:0]
15
15
CPU Address Line
CPU Address Line
14
14
13
13
12
12
11
11
(1)
10
10
and Four Banks
9
9
8
8
Column[11:0]
Column[11:0]
7
7
Column[10:0]
Column[10:0]
262. The following figures illus-
Column[9:0]
Column[9:0]
AT91SAM9G45
6
6
Column[8:0]
Column[8:0]
5
5
4
4
3
3
2
2
Table 22-1
1
1
M0
M0
M0
M0
M0
M0
M0
M0
255
0
0

Related parts for AT91SAM9G45-CU-999