EP2AGX190FF35C6N Altera, EP2AGX190FF35C6N Datasheet - Page 398

no-image

EP2AGX190FF35C6N

Manufacturer Part Number
EP2AGX190FF35C6N
Description
IC ARRIA II GX 190K 1152FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX190FF35C6N

Number Of Logic Elements/cells
181165
Number Of Labs/clbs
7612
Total Ram Bits
9939
Number Of I /o
612
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
190300
# I/os (max)
612
Frequency (max)
400MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
190300
Ram Bits
10380902.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX190FF35C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX190FF35C6N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX190FF35C6N
0
1–12
Transmitter Channel Datapath
Figure 1–11. Transmitter Channel Datapath
Table 1–4. Transmitter Phase Compensation FIFO Modes for Arria II Devices
Arria II Device Handbook Volume 2: Transceivers
Low Latency
High Latency
Register
Notes to
(1) Automatically set when you select a protocol in the ALTGX MegaWizard Plug-In Manager.
(2) Pending characterization.
Fabric
FPGA
Table
Transmitter PCS
Mode
hard IP
PCIe
1–4:
f
This section describes the Arria II GX and GZ transmitter channel datapath
architecture. The sub-blocks in the transmitter datapath are described in order from
the TX phase compensation FIFO buffer at the FPGA fabric-to-transceiver interface to
the transmitter input buffer.
Figure 1–11
This section describes the transmitter PCS modules, which consists of the TX phase
compensation FIFO, byte serializer, and 8B/10B encoder.
The tx_digitalreset signal resets all modules in the transmitter PCS block.
For more information about the tx_digitalreset signal, refer to the
Power Down in Arria II Devices
TX Phase Compensation FIFO
This FIFO compensates for the phase difference between the low-speed parallel clock
and the FPGA fabric interface clock.
phase compensation FIFO.
4-words deep
8-words deep
Interface
FIFO Depth
PIPE
shows the transmitter channel datapath.
Compensation
2-to-3 parallel clock cycles
4-to-5 parallel clock cycles
TX Phase
FIFO
Latency Through FIFO
chapter.
1
Transmitter Channel PCS
Byte Serializer
Table 1–4
(2)
(2)
Chapter 1: Transceiver Architecture in Arria II Devices
lists the available modes for the TX
All functional modes except PCIe and
Applicable Functional Modes
8B/10 Encoder
Deterministic Latency
Deterministic Latency
December 2010 Altera Corporation
Transmitter Channel Datapath
PCIe
Transmitter Channel PMA
Reset Control and
Serializer
(1)

Related parts for EP2AGX190FF35C6N