PNX1311EH/G,557 NXP Semiconductors, PNX1311EH/G,557 Datasheet - Page 186

IC MEDIA PROC 166MHZ 292-HBGA

PNX1311EH/G,557

Manufacturer Part Number
PNX1311EH/G,557
Description
IC MEDIA PROC 166MHZ 292-HBGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1311EH/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Ram Size
48K x 8
Interface
I²C, 2-Wire Serial
Number Of I /o
169
Voltage - Supply
2.375 V ~ 2.625 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
292-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Other names
568-1295
935277721557
PNX1311EH/G
PNX1300/01/02/11 Data Book
Table 12-6. Memory Configuration Registers
Table 12-7. MM_CONFIG Fields
12.6.2
The PLL_RATIOS register controls the operation of the
separate memory-interface and CPU PLLs. Fields in this
register determine if the PLLs are active and what in-
12-4
Figure 12-2. Memory interface configuration registers.
Figure 12-3. PNX1300 memory and core PLL connections.
MM_CONFIG
PLL_RATIOS
REFRESH Refresh interval in memory clock cycles.
MMIO_base
Field
0x10 0100
0x10 0300
SIZE
Register
offset:
Memory System Clocks
External Clock Input
PLL_RATIOS Register
Default value 1000 (0x03E8).
Memory rank size
TRI_CLKIN
MM_CLK1
MM_CLK0
MM_CONFIG (r/o)
PLL_RATIOS (r/o)
Describes external memory configuration
Controls separate memory and CPU PLLs
(phase-locked loops)
PRELIMINARY SPECIFICATION
Function
Purpose
Memory System
31
31
SD SB CD CB SR
7
0
1
2
3
4
5
6
7
6
PLL
Reserved
512KB
1MB
2MB
4MB
8MB
16MB
32MB
5
4
3
2
CR
0
PLL_RATIOS Register
Table 12-8. PLL_RATIOS Fields
put:output ratio each PLL should generate.
summarizes the field functions.
the PLLs are connected and how fields in the
PLL_RATIOS register control them. For normal opera-
Field
CR
CD
SR
CB
SD
SB
19
CPU:memory ratio
Memory:external ratio
CPU PLL Disable
CPU PLL bypass
SDRAM PLL Disable
SDRAM PLL bypass
DSPCPU PLL
TO DDSes && EVO PLL
SDRAM PLL Bypass
SDRAM PLL Disable
x3, x9
REFRESH
CPU PLL Bypass
16-bit memory interface
CPU PLL Disable
Philips Semiconductors
Function
SDRAM Ratio
5–7 Reserved
0
1
2
3
4
0
1
0
1
0
1
0
1
0
1
Figure 12-3
SB SD CB CD SR
7
1:1
2:1
3:2
4:3
5:4
2:1
3:1
CPU PLL on
CPU PLL off
CPU
CPU
SDRAM PLL on
SDRAM PLL off
Memory
Memory
PNX1300
CPU Ratio
6
PNX1300
Peripheral
Clocks
5
PNX1300
Core
Clock
4
4
PLL
Memory
BW
3
3
shows how
Table 12-8
PLL
external
2
2
SIZE
CR
0
0

Related parts for PNX1311EH/G,557