LPC1114FHN33/203,5 NXP Semiconductors, LPC1114FHN33/203,5 Datasheet - Page 339

no-image

LPC1114FHN33/203,5

Manufacturer Part Number
LPC1114FHN33/203,5
Description
ARM Microcontrollers - MCU Cortex-M0 32 kB Fl 8 kB SRAM
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC1114FHN33/203,5

Rohs
yes
Core
ARM Cortex M0
Processor Series
LPC1114
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
32 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
1.8 V to 3.6 V
Operating Temperature Range
- 65 C to + 150 C
Package / Case
HVQFN-33
Mounting Style
SMD/SMT
Factory Pack Quantity
260
19.1 How to read this chapter
19.2 Basic configuration
19.3 Features
UM10398
User manual
The 16-bit timer blocks are identical for all LPC1100XL parts.
Compared to the timer block for the LPC1100/LPC1100L/LPC1100C series, the following
features have been added:
The CT16B0/1 are configured using the following registers:
1. Pins: The CT16B0/1 pins must be configured in the IOCONFIG register block
2. Power and peripheral clock: In the SYSAHBCLKCTRL register, set bit 7 and bit 8
UM10398
Chapter 19: LPC1100XL series: 16-bit counter/timer CT16B0/1
Rev. 12 — 24 September 2012
One additional capture input for each timer.
Capture-clear function for easy pulse-width measurement (see
(Section
(Table
Two 16-bit counter/timers with a programmable 16-bit prescaler.
Counter or timer operation.
The timer and prescaler may be configured to be cleared on a designated capture
event. This feature permits easy pulse-width measurement by clearing the timer on
the leading edge of an input pulse and capturing the timer value on the trailing edge.
Two 16-bit capture channels that can take a snapshot of the timer value when an input
signal transitions. A capture event may also optionally generate an interrupt.
Four 16-bit match registers that allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
Up to three (CT16B0) or two (CT16B1) external outputs corresponding to match
registers with the following capabilities:
– Set LOW on match.
– Set HIGH on match.
– Toggle on match.
– Do nothing on match.
For each timer, up to four match registers can be configured as PWM allowing to use
up to three match outputs as single edge controlled PWM outputs.
21). The peripheral clock is provided by the system clock (see
7.4).
All information provided in this document is subject to legal disclaimers.
Rev. 12 — 24 September 2012
Section
© NXP B.V. 2012. All rights reserved.
Table
User manual
19.7.11).
20).
339 of 538

Related parts for LPC1114FHN33/203,5