AT91CAP7E-NA-ZJ Atmel, AT91CAP7E-NA-ZJ Datasheet - Page 43

MCU CAP7 FPGA 225LFBGA

AT91CAP7E-NA-ZJ

Manufacturer Part Number
AT91CAP7E-NA-ZJ
Description
MCU CAP7 FPGA 225LFBGA
Manufacturer
Atmel
Series
CAP™r
Datasheets

Specifications of AT91CAP7E-NA-ZJ

Core Processor
ARM7
Core Size
16/32-Bit
Speed
80MHz
Connectivity
EBI/EMI, FPGA, IrDA, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
256KB (256K x 8)
Program Memory Type
ROM
Ram Size
160K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
225-LFBGA
Processor Series
AT91Mx
Core
ARM7TDMI
Data Bus Width
32 bit
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91CAP7E-NA-ZJ
Manufacturer:
Atmel
Quantity:
10 000
11.3.1
Figure 11-2. FPGA Interface architecture
11.3.2
8549A–CAP–10/08
CAP7E
Internal
CAP7E
AHB
Interface Modules
Serializer Modules
D
P
C
ZBT Interface
Masters A-B
Slaves A-B
Slaves C-D
APB’s
Q
R
‘s
I
S0
NOTE
Each serializer block on CAP7E and FPGA includes a FSM (Finite State Machine) that can
communicate with the AHB bus. Thus, the interface can handle simultaneous transfers from
either side eliminating the common bottleneck found using other interface types such as EBI
or PIO.
By using the dedicated DMA channels (PDC), the overall system performance and band-
width is greatly improved. The ARM7TDMI need not be burdened with transferring data to or
from the FPGA but can be reserved for more intense processing.
Figure 11-2
The Serializer Module handles all the AHB and serial communications. It contains 2 main
sub-modules, a finite state machine (FSM) and a shifter.
FSM: This block communicates with the AHB bus. When a master initiates a transfer
(read/write operation), the FSM inserts any necessary wait states using HREADY to
comply with the AHB protocol. The number of wait cycles inserted by the FSM depends
upon the two ratios between the CAP7E and FPGA AHB clocks and the FPGA Interface
Serial Clock (FPIF_SCLK). Therefore, the smaller those ratios, the less number of wait
states are inserted.
S0
S1
S0
S1
S0
S0
S1
The AHB master clock on the CAP7E is independent from the AHB clock on the
FPGA. Therefore, the FPGA can run at a different frequency than the CAP7E.
shows a top level description for both interfaces (CAP7E and FPGA).
FPIF Serial Clock
modes
FPIF Reset
FPGA
CAP7E Ctrl
S0
S0
S1
S0
S1
S0
S1
S0
PDC Channels
ZBT Interface
Masters A-B
Slaves C-D
Slaves A-B
PDC
FPGA
Internal
AHB
APB’s
AT91CAP7E
IRQ
43

Related parts for AT91CAP7E-NA-ZJ