M30624FGNGP#D5 Renesas Electronics America, M30624FGNGP#D5 Datasheet - Page 140

IC M16C MCU FLASH 256K 100LQFP

M30624FGNGP#D5

Manufacturer Part Number
M30624FGNGP#D5
Description
IC M16C MCU FLASH 256K 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheet

Specifications of M30624FGNGP#D5

Core Processor
M16C/60
Core Size
16-Bit
Speed
16MHz
Connectivity
SIO, UART/USART
Peripherals
DMA, PWM, WDT
Number Of I /o
85
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
20K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 18x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30624FGNGP#D5M30624FGNGP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30624FGNGP#D5M30624FGNGP U3
Manufacturer:
RENESAS
Quantity:
1 000
Company:
Part Number:
M30624FGNGP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30624FGNGP#D5M30624FGNGP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Clock asynchronous serial I/O (UART) mode
Figure 1.17.22. Typical transmit/receive timing in UART mode (used for the SIM interface)
Note 1: The transmit is started with overflow timing of BRG after having written in a value at the transmit buffer in the above timing.
TxD
RxD
Transmit register
empty flag (TXEPT)
RxD
TxD
Signal conductor level
(Note 2)
Receive complete
flag (RI)
Transfer clock
Transmit enable
bit(TE)
Transmit buffer
empty flag(TI)
Signal conductor level
(Note 2)
Transmit interrupt
request bit (IR)
Transfer clock
Receive enable
bit (RE)
Receive interrupt
request bit (IR)
Note 2: Equal in waveform because TxD
2
2
2
2
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
The above timing applies to the following settings :
Shown in ( ) are bit symbols.
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “0”.
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “1”.
ST
ST
Start
Start
ST
ST
bit
bit
D
D
D
D
0
0
0
0
Data is set in UART2 transmit buffer register
D
D
D
D
1
1
1
1
Tc
Tc
2
D
D
D
D
and RxD
2
2
2
2
D
D
D
D
3
3
3
3
D
D
D
D
4
4
4
4
2
D
D
D
D
are connected.
5
5
5
5
D
D
Transferred from UART2 transmit buffer register to UART2 transmit register
D
D
6
6
6
6
D
D
D
D
Parity
Parity
7
7
7
7
bit
bit
Tc = 16 (n + 1) / fi
Tc = 16 (n + 1) / fi
P
P
P
P
Cleared to “0” when interrupt request is accepted, or cleared by software
SP
Cleared to “0” when interrupt request is accepted, or cleared by software
SP
SP
SP
fi : frequency of BRG2 count source (f
n : value set to BRG2
fi : frequency of BRG2 count source (f
n : value set to BRG2
Stop
Stop
bit
bit
Read to receive buffer
ST
ST
ST
The level is detected by the
interrupt routine.
ST
Note 1
An “L” level returns from TxD
the occurrence of a parity error.
An “L” level returns from TxD
the occurrence of a parity error.
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
D
D
D
D
0
0
0
0
D
D
D
D
1
1
1
1
D
D
D
D
2
2
2
2
D
D
D
D
3
3
3
3
D
D
D
D
4
4
4
4
D
D
1
D
1
D
, f
5
5
, f
5
5
2
8
8
D
D
2
due to
, f
, f
D
D
6
6
due to
6
6
32
32
D
D
)
D
D
)
M16C / 62N Group
7
7
7
7
Mitsubishi microcomputers
P
P
P
P
Read to receive buffer
SP
SP
SP
SP
The level is
detected by the
interrupt routine.
137

Related parts for M30624FGNGP#D5