M30624FGNGP#D5 Renesas Electronics America, M30624FGNGP#D5 Datasheet - Page 38

IC M16C MCU FLASH 256K 100LQFP

M30624FGNGP#D5

Manufacturer Part Number
M30624FGNGP#D5
Description
IC M16C MCU FLASH 256K 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheet

Specifications of M30624FGNGP#D5

Core Processor
M16C/60
Core Size
16-Bit
Speed
16MHz
Connectivity
SIO, UART/USART
Peripherals
DMA, PWM, WDT
Number Of I /o
85
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
20K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 18x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30624FGNGP#D5M30624FGNGP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30624FGNGP#D5M30624FGNGP U3
Manufacturer:
RENESAS
Quantity:
1 000
Company:
Part Number:
M30624FGNGP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30624FGNGP#D5M30624FGNGP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Bus Control
Table 1.10.5. Microcomputer status in wait state (Note)
Note: The RDY signal cannot be received immediately prior to a software wait.
Figure 1.10.4. Example of RD signal extended by RDY signal
(5) The RDY signal
Oscillation
R/W signal, address bus, data bus, CS
ALE signal, HLDA, programmable I/O ports
Internal peripheral circuits
________
RDY is a signal that facilitates access to an external device that requires long access time. As shown in
Figure 1.10.4, if an “L” is being input to the RDY at the BCLK falling edge, the bus turns to the wait state.
If an “H” is being input to the RDY pin at the BCLK falling edge, the bus cancels the wait state. Table
1.10.5 shows the state of the microcomputer with the bus in the wait state, and Figure 1.10.4 shows an
example in which the RD signal is prolonged by the RDY signal.
The RDY signal is valid when accessing the external area during the bus cycle in which bits 4 to 7 of the
chip select control register (address 0008
all bits 4 to 7 of the chip select control register (address 0008
properly as in non-using.
___
________
________
________
__________
In an instance of separate bus
In an instance of multiplexed bus
BCLK
RD
CS
(i=0 to 3)
RDY
BCLK
RD
CS
(i=0 to 3)
RDY
i
i
: Wait using software
: Wait using RDY signal
Item
____
_____
________
Accept timing of RDY signal
_____
tsu(RDY - BCLK)
16
________
) are set to “0”. The RDY signal is invalid when setting “1” to
On
Maintain status when RDY signal received
On
________
Accept timing of RDY signal
________
tsu(RDY - BCLK)
16
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
________
), but the RDY pin should be treated as
Status
________
________
M16C / 62N Group
Mitsubishi microcomputers
35

Related parts for M30624FGNGP#D5