UPD78F1203MC-CAB-AX Renesas Electronics America, UPD78F1203MC-CAB-AX Datasheet - Page 611

no-image

UPD78F1203MC-CAB-AX

Manufacturer Part Number
UPD78F1203MC-CAB-AX
Description
MCU 16BIT 78K0R/LX3 30-SSOP
Manufacturer
Renesas Electronics America
Series
78K0R/Ix3r
Datasheet

Specifications of UPD78F1203MC-CAB-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
40MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
21
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1203MC-CAB-AX
Manufacturer:
RENESAS
Quantity:
15 000
Part Number:
UPD78F1203MC-CAB-AX
Manufacturer:
NEC
Quantity:
20 000
(when CSI10: SCK10)
Figure 13-1 and 13-2 shows the block diagram of the serial array unit.
(when UART0: RxD0)
(when UART1: R
(when IIC10: SDA10)
(when IIC10: SCL10)
Serial data input pin
Serial data input pin
(when CSI10: SI10)
Serial clock I/O pin
INTTM02
When UART0
When UART1
Figure 13-1. Block Diagram of Serial Array Unit (78K0R/IB3 and 38-pin products of 78K0R/IC3)
X
D1)
f
CLK
Peripheral enable
register 0 (PER0)
SAU0EN
(LIN-bus supported)
SNFEN00
elimination
enabled/
disabled
(LIN-bus supported)
SNFEN10
Channel 2
TXE
Channel 3
Noise
elimination
00
enabled/
disabled
Noise
Channel 0
Channel 1
RXE
00
PRS
013
DAP
00
PRS
012
Edge/level
detection
Edge/level
Edge/level
Edge/level
detection
CK01
detection
detection
4
CK01
CK01
Serial clock select register 0 (SPS0)
CK01
Selector
0
CKP
PRS
00
011
Serial communication operation setting register 00 (SCR00)
f
CLK
0
EOC
/2
00
CK00
PRS
010
Prescaler
0
CK00
CK00
to f
CK00
CLK
0
CKS00
PTC
001
CHAPTER 13 SERIAL ARRAY UNIT
PRS
003
/2
Serial mode register 00 (SMR00)
11
f
MCK
CCS00 STS00 MD002
0
Selector
PTC
000
PRS
002
(Clock division setting block)
User’s Manual U19678EJ1V1UD
4
f
CLK
1
DIR
00
PRS
/2
001
0
to f
CKO02
CLK
Serial data register 00 (SDR00)
SLC
001
PRS
000
/2
11
Serial output register 0 (SO0)
MD001
1
SLC
000
f
TCLK
1
DLS
002
(Buffer register block)
0
DLS
001
Shift register
Communication controller
Communication controller
Communication controller
Communication controller
0
(for transmission)
DLS
(for transmission)
Mode selection
000
Mode selection
CSI10 or IIC10
Mode selection
Mode selection
(for reception)
(for reception)
or UART1
UART0
UART1
UART0
0
TSF
00
Serial status register 00 (SSR00)
0
BFF
00
SE03 SE02 SE01
SS03 SS02 SS01
ST03
1
0
0
Output latch
FECT
FEF
SOL02
Serial flag clear trigger
register 00 (SIR00)
SOE02
00
SO02
00
ST02 ST01
(P73)
Error controller
Error controller
Error controller
PECT
controller
controller
PEF
Interrupt
Output
00
00
1
0
0
OVCT
OVF
SOE00
SOL00
00
SO00
00
SE00
SS00
ST00
information
Clear
PM73
Error
Serial channel enable
status register 0 (SE0)
Serial channel start
register 0 (SS0)
Serial channel stop
register 0 (ST0)
Serial output enable
register 0 (SOE0)
Serial output level
register 0 (SOL0)
Noise filter enable
register 0 (NFEN0)
SNFEN
10
Serial transfer end interrupt
(when UART1: INTSR1)
Serial transfer error interrupt
(INTSRE1)
Serial data output pin
(when UART0: T
Serial transfer end interrupt
(when UART0: INTST0)
Serial transfer end interrupt
(when UART0: INTSR0)
Serial transfer error interrupt
(INTSRE0)
Serial data output pin
(when CSI10: SO10)
(when IIC10: SDA10)
(when UART1: T
Serial transfer end interrupt
(when CSI10: INTCSI10)
(when IIC10: INTIIC10)
(when UART1: INTST1)
SNFEN
00
X
X
D0)
D1)
609

Related parts for UPD78F1203MC-CAB-AX