EP2AGX45DF29I5 Altera, EP2AGX45DF29I5 Datasheet - Page 290

no-image

EP2AGX45DF29I5

Manufacturer Part Number
EP2AGX45DF29I5
Description
IC ARRIA II GX FPGA 45K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX45DF29I5

Number Of Logic Elements/cells
42959
Number Of Labs/clbs
1805
Total Ram Bits
3435
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX45DF29I5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX45DF29I5
Manufacturer:
ALTERA
0
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
201
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP2AGX45DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX45DF29I5N
0
9–10
Table 9–6. Configuration Schemes for Arria II GX Devices (Part 2 of 2)
Table 9–7. Configuration Schemes for Arria II GZ Devices
Arria II Device Handbook Volume 1: Device Interfaces and Integration
AS with or without remote system upgrade
JTAG-based configuration
Notes to
(1) Configuration voltage standard applied to the V
(2) These modes are only supported when using a MAX II device or a microprocessor with flash memory for configuration. In these modes, the
(3) JTAG-based configuration takes precedence over other configuration schemes, which means the MSEL pin settings are ignored. JTAG-based
(4) Do not leave the MSEL pins floating. Connect them to V
FPP
PS
Fast AS (40 MHz)
Remote system upgrade fast AS (40 MHz)
FPP with design security feature and/or
decompression enabled
JTAG-based configuration
Notes to
(1) Arria II GZ devices only support fast AS configuration. You must use either EPCS64 or EPCS128 devices to configure an Arria II GZ device in
(2) These modes are only supported when using a MAX II device or microprocessor with flash memory for configuration. In these modes, the host
(3) The JTAG-based configuration takes precedence over other configuration schemes, which means the MSEL pin settings are ignored. The
(4) Do not leave the MSEL pins floating, connect them to V
host system must output a DCLK that is ×4 the data rate.
configuration does not support the design security or decompression features.
If you only use the JTAG configuration, Altera recommends connecting the MSEL pins to GND.
fast AS mode.
system must output a DCLK that is × 4 the data rate.
JTAG-based configuration does not support the design security or decompression features.
If you only use the JTAG configuration, Altera recommends connecting the MSEL pins to GND.
Table
Table
Configuration Scheme
9–6:
9–7:
Configuration Scheme
(1)
Table 9–7
(2)
(3)
(3)
lists the configuration schemes for Arria II GZ devices.
(1)
Chapter 9: Configuration, Design Security, and Remote System Upgrades in Arria II Devices
CCIO
MSEL3
power supply in which the configuration pins reside.
CCPD
(4)
0
1
1
1
CCPGM
or GND. These pins support the non-JTAG configuration scheme used in production.
MSEL2
or GND. These pins support non-JTAG configuration scheme used in production.
(4)
0
0
0
0
0
MSEL2
(4)
0
1
1
1
MSEL1
(4)
0
1
1
1
0
MSEL1
(4)
1
0
1
1
MSEL0
(4)
0
0
1
1
1
MSEL0
(4)
1
1
0
1
Fast/Standard
Fast/Standard
Fast/Standard
Fast/Standard
Fast/Standard
POR Delay
POR Delay
December 2010 Altera Corporation
Standard
Standard
Fast
Fast
Configuration Schemes
Standard (V)
Configuration
Configuration
Standard (V)
3.0, 2.5, 1.8
3.0, 2.5, 1.8
3.0, 2.5, 1.8
3.0, 2.5, 1.8
3.0, 2.5, 1.8
Voltage
3.0, 2.5
3.0, 2.5
Voltage
3.3
3.3
(1)

Related parts for EP2AGX45DF29I5