PNX1502E,557 NXP Semiconductors, PNX1502E,557 Datasheet - Page 481

IC MEDIA PROC 300MHZ 456-BGA

PNX1502E,557

Manufacturer Part Number
PNX1502E,557
Description
IC MEDIA PROC 300MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PNX1502E,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.23 V ~ 1.37 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Ram Size
-
Lead Free Status / Rohs Status
Not Compliant
Other names
935274744557
PNX1502E
PNX1502E

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PNX1502E,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
Volume 1 of 1
Table 3: Fast general purpose output (FGPO)
PNX15XX_SER_3
Product data sheet
Bit
1:0
Offset 0x07,1018
31:24
23:0
Offset 0x07,101C
31:24
23:0
Offset 0x07,1020
31:24
23:0
Offset 0x07,1024
31:24
23:0
Offset 0x07,1028
31:24
23:0
Offset 0x07,102C
31:24
23:0
Offset 0x07,1030
31:0
Offset 0x07,1034
31:0
Symbol
Reserved
Reserved
NREC1
Reserved
NREC2
Reserved
THRESH1
Reserved
THRESH2
Reserved
REC_GAP
Reserved
BUF_GAP
TIME1
TIME2
4.2 Status Registers
FGPO_NREC1
FGPO_NREC2
FGPO_THRESH1
FGPO_THRESH2
FGPO_REC_GAP
FGPO_BUF_GAP
FGPO_TIME1
FGPO_TIME2
Acces
s
R
R
R
R
R
R
R/W
R
R/W
R
R/W
R
R/W
R
R
Value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
…Continued
Rev. 3 — 17 March 2006
Description
Always 0.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
Number of records/messages output from buffer 1.
Cleared to zero when FGPO_BASE1 register is written to.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
Number of records/messages output from buffer 2.
Cleared to zero when FGPO_BASE1 register is written to.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
THRESH1_REACHED interrupt generated when FGPO_NREC1
count equals this register value. Range: 1 to 2
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
THRESH2_REACHED interrupt generated when FGPO_NREC2
count equals this register value. Range: 1 to 2
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
Clock delay after a record/message is output before the next record/
message is output. Range: 1 to 2
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
Clock delay after a buffer is output before the next buffer is output.
Range: 1 to 2
Holds timestamp when buffer 1 completed.
Holds timestamp when buffer 2 completed.
Chapter 13: FGPO: Fast General Purpose Output
24
-1
24
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
-1
PNX15xx Series
24
24
-1
-1
13-20

Related parts for PNX1502E,557