PEB20534H-10V2.1 Infineon Technologies, PEB20534H-10V2.1 Datasheet - Page 11

no-image

PEB20534H-10V2.1

Manufacturer Part Number
PEB20534H-10V2.1
Description
Communication Controller 208-Pin FQFP
Manufacturer
Infineon Technologies
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB20534H-10V2.1
Manufacturer:
MICRON
Quantity:
78
List of Figures
Figure 41
Figure 42
Figure 43
Figure 44
Figure 45
Figure 46
Figure 47
Figure 48
Figure 49
Figure 50
Figure 51
Figure 52
Figure 53
Figure 54
Figure 55
Figure 56
Figure 57
Figure 58
Figure 59
Figure 60
Figure 61
Figure 62
Figure 63
Figure 64
Figure 65
Figure 66
Figure 67
Figure 68
Figure 69
Figure 70
Figure 71
Figure 72
Figure 73
Figure 74
Figure 75
Figure 76
Figure 77
Figure 78
Figure 79
Figure 80
Data Sheet
Clock Supply Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140
Clock Mode 0a/0b Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141
Clock Mode 1 Configuration. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 142
Clock Mode 2a/2b Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . 143
Clock Mode 3a/3b Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . 144
Clock Mode 4 (High Speed) Configuration . . . . . . . . . . . . . . . . . . . . 145
Selecting one time-slot of programmable delay and width . . . . . . . . 148
Selecting one or more time-slots of 8-bit width . . . . . . . . . . . . . . . . . 150
Clock Mode 5 Configuration. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151
Clock Mode 6a/6b Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152
Clock Mode 7a/7b Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153
DPLL Algorithm for NRZ and NRZI Coding
with Phase Shift Enabled (CCR0:PSD = ‘0’) . . . . . . . . . . . . . . . . . . . 156
DPLL Algorithm for NRZ and NRZI Encoding
with Phase Shift Disabled (CCR0:PSD = ‘1’) . . . . . . . . . . . . . . . . . . . 157
DPLL Algorithm for FM0, FM1 and Manchester Coding . . . . . . . . . . 157
Request-to-Send in Bus Operation . . . . . . . . . . . . . . . . . . . . . . . . . . 162
NRZ and NRZI Data Encoding. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 163
FM0 and FM1 Data Encoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 163
Manchester Data Encoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 164
RTS/CTS Handshaking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 165
SCC Test Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 166
SCC Receive Data Flow (HDLC Modes) part a) . . . . . . . . . . . . . . . . 173
SCC Receive Data Flow (HDLC Modes) part b) . . . . . . . . . . . . . . . . 174
SCC Transmit Data Flow (HDLC Modes) . . . . . . . . . . . . . . . . . . . . . 175
Processing of Received Frames in Auto Mode . . . . . . . . . . . . . . . . . 178
Timer Procedure/Poll Cycle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180
Transmission/Reception of I-Frames and Flow Control . . . . . . . . . . . 181
Flow Control: Reception of S-Commands and Protocol Errors . . . . . 181
No Data to Send: Data Reception/Transmission . . . . . . . . . . . . . . . . 184
Data Transmission (without error), Data Transmission (with error) . . 184
PPP Mapping/Unmapping Example. . . . . . . . . . . . . . . . . . . . . . . . . . 189
Asynchronous Character Frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . 191
Out-of-Band DTE-DTE Bi-directional Flow Control . . . . . . . . . . . . . . 196
Out-of-Band DTE-DCE Bi-directional Flow Control . . . . . . . . . . . . . . 197
BISYNC Message Format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 198
Data Structures in shared Memory before Transmission. . . . . . . . . . 214
Data Stuctures in shared Memory after Transmission . . . . . . . . . . . . 219
Transmit Descriptor List Structure . . . . . . . . . . . . . . . . . . . . . . . . . . . 374
Receive Descriptor List Structure . . . . . . . . . . . . . . . . . . . . . . . . . . . 378
ASYNC/BISYNC Receive Status Character Format . . . . . . . . . . . . . 386
DSCC4 Logical Interrupt Structure . . . . . . . . . . . . . . . . . . . . . . . . . . 388
11
PEB 20534
PEF 20534
2000-05-30
Page

Related parts for PEB20534H-10V2.1