PEB20534H-10V2.1 Infineon Technologies, PEB20534H-10V2.1 Datasheet - Page 430

no-image

PEB20534H-10V2.1

Manufacturer Part Number
PEB20534H-10V2.1
Description
Communication Controller 208-Pin FQFP
Manufacturer
Infineon Technologies
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB20534H-10V2.1
Manufacturer:
MICRON
Quantity:
78
13.6.5.3 Transmit Cycle Timing
Figure 101
Note:
1. Whichever supplies the transmit clock depending on the selected clock mode:
2. NRZ, NRZI and Manchester data encoding
3. FM0 and FM1 data encoding
4. If TxCLK output feature is enabled (only in some clock modes)
5. The timing is valid for non bus configuration modes and bus configuration mode 1. In
6. A transmit clock must be present to detect input level changes of signal CTS and to
Data Sheet
externally clocked via TxCLK, RxCLK or XTAL1 or
internally clocked via DPLL, BRG or BCR.
(No edge relation can be measured if the internal transmit clock is derived from the
external clock source by devision stages (BGR, BCR) or DPLL)
bus configuration mode 2, TxD and RTS are right shifted for 0.5 TxCLK periods i.e.
driven by the falling TxCLK edge.
change the output level of signal RTS.
Transmit Clock
(Note2,5)
(Note1)
(Note3)
(Note4)
(Note5)
TxCLK
CTS
RTS
CxD
TxD
TxD
Transmit Cycle Timing
101
102
103
106
430
104
100
102
103
105
Electrical Characteristics
PEB 20534
PEF 20534
106
2000-05-30

Related parts for PEB20534H-10V2.1