MC68360VR25VL Freescale Semiconductor, MC68360VR25VL Datasheet - Page 731
MC68360VR25VL
Manufacturer Part Number
MC68360VR25VL
Description
IC MPU QUICC 25MHZ 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheets
1.MC68EN360VR25L.pdf
(14 pages)
2.MC68EN360VR25L.pdf
(2 pages)
3.MC68360AI25L.pdf
(962 pages)
Specifications of MC68360VR25VL
Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MC68360VR25VL
Manufacturer:
Exar
Quantity:
160
Company:
Part Number:
MC68360VR25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC68360VR25VLR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
- Current page: 731 of 962
- Download datasheet (4Mb)
BCLROID2–BCLROID0 to $3 and program the SDMA, IDMA1, and IDMA2 arbitration IDs
in the SDMA configuration register and IDMA channel configuration registers to 4, 2, and 0,
respectively, to allow the SDMA and DRAM refresh to preempt IDMA transfers. SHEN1–
SHEN0 should be left cleared. SUPV should be cleared. BCLRIID2–BCLRIID0 are not used
and can be programmed to $0. IARB3–IARB0 can be left programmed to $F to allow SIM
interrupts to have priority over CPM interrupts that occur at the same level.
The software watchdog interrupt vector register (SWIV) should be set as desired.
In the system protection control register (SYPCR), DBFE and BME should normally be set.
If the software watchdog is not used, the SWE bit should be cleared.
The periodic interrupt control register (PICR) may be set as desired.
The breakpoint address register (BKAR) and breakpoint control register (BKCR) should be
set as desired.
The port E pin assignment register (PEPAR) should be set to $0180. This configures the
RAS1DD pin, the WEx lines instead of A31–A28 lines, the four CASx lines, CS7, and AVEC.
9.1.3.2 CONFIGURING THE MEMORY CONTROLLER. The
describe configuring the memory controller registers.
The global memory register (GMR) should be configured as follows:
The RFCNT bits may be set as desired. At 25 MHz, an RFCNT value of 24 (decimal) gives
one refresh every 15.6 s.
RFEN should be set.
RCYC depends on the DRAM speed. At 25 MHz (an 80-ns DRAM SIMM), RCYC should
be 01.
PGS2–PGS0 should be set to 1M for the DRAM SIMM or to 256K for the 256K 16 DRAM
devices.
DPS should be set to 00.
WBT40 is not used and should be cleared.
WBTQ depends on timing; it should be set for 80-ns DRAM SIMMs.
DWQ depends on timing.
DW40 is not used and should be cleared.
EMWS is not used in this design since there is only one QUICC or MC68030-type bus
master. It should be cleared.
SYNC is not used in this design since there is only one QUICC or MC68030-type bus
master. It should be cleared.
OPAR may be chosen by the user.
PBEE should be set to cause parity errors to generate bus errors.
TSS40 is not used and should be cleared.
Freescale Semiconductor, Inc.
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
following
paragraphs
Applications
Related parts for MC68360VR25VL
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
MC68360 MC68360 Multiple Ethernet Channels on the QUICC
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Implementing an 8 bit Eprom for an MC68EC040-MC68360 System
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing the MC68060 to the MC68360
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 MC68360 RAM Microcode Package Option Overview
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 MC68360 CPM-CPU Interaction
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing SDRAM to the MC68360 QUICC Device
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing the QUICC to a MCM516400 (4Mx4 10-12 column-row) DRAM
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing the 68360 (QUICC) to T1-E1 Systems
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Multiple QUICC Design Concept
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet: