MC68HC908AS60MFN MOTOROLA [Motorola, Inc], MC68HC908AS60MFN Datasheet - Page 217

no-image

MC68HC908AS60MFN

Manufacturer Part Number
MC68HC908AS60MFN
Description
HCMOS Microcontroller Unit
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
MC68HC908AS60 — Rev. 1.0
MOTOROLA
$001A
Addr.
IRQ Status and Control
NOTE:
Register (ISCR)
Register Name
See page 220.
The external interrupt pin is falling-edge triggered and is software-
configurable to be both falling-edge and low-level triggered. The MODE1
bit in the ISCR controls the triggering sensitivity of the IRQ pin.
When an interrupt pin is edge-triggered only, the interrupt latch remains
set until a vector fetch, software clear, or reset occurs.
When an interrupt pin is both falling-edge and low-level-triggered, the
interrupt latch remains set until both of the following occur:
The vector fetch or software clear may occur before or after the interrupt
pin returns to logic 1. As long as the pin is low, the interrupt request
remains pending. A reset will clear the latch and the MODE1 control bit,
thereby clearing the interrupt even if the pin stays low.
When set, the IMASK1 bit in the ISCR masks all external interrupt
requests. A latched interrupt request is not presented to the interrupt
priority logic unless the corresponding IMASK bit is clear.
The interrupt mask (I) in the condition code register (CCR) masks all
interrupt requests, including external interrupt requests.
(See
Freescale Semiconductor, Inc.
Figure 16-2. IRQ I/O Register Summary
For More Information On This Product,
Figure
Reset:
Read:
Write:
Vector fetch or software clear
Return of the interrupt pin to logic 1
External Interrupt Module (IRQ)
Bit 7
Go to: www.freescale.com
16-3.)
R
R
0
0
= Reserved
R
6
0
0
R
5
0
0
R
4
0
0
IRQF1
R
3
0
External Interrupt Module (IRQ)
ACK1
2
0
0
Functional Description
IMASK1
Technical Data
1
0
MODE1
Bit 0
0
217

Related parts for MC68HC908AS60MFN