ATA6613-EK Atmel, ATA6613-EK Datasheet - Page 209

no-image

ATA6613-EK

Manufacturer Part Number
ATA6613-EK
Description
BOARD DEMO LIN-MCM FOR ATA6613
Manufacturer
Atmel
Datasheets

Specifications of ATA6613-EK

Main Purpose
Interface, LIN + MCU
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
ATA6613
Primary Attributes
LIN-SBC (System-Basis-Chip) Transceiver, LIN 2.0, Voltage Regulator, Window Watchdog
Secondary Attributes
16 kB Flash, 4 Power Modes: Pre-Normal, Normal, Sleep, Silent, 48-QFN
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Figure 6-74. Sampling of Data and Parity Bit
Figure 6-75. Stop Bit Sampling and Next Start Bit Sampling
9111H–AUTO–01/11
(U2X = 0)
(U2X = 1)
(U2X = 0)
(U2X = 1)
Sample
Sample
Sample
Sample
RxD
RxD
The decision of the logic level of the received bit is taken by doing a majority voting of the logic
value to the three samples in the center of the received bit. The center samples are empha-
sized on the figure by having the sample number inside boxes. The majority voting process is
done as follows: If two or all three samples have high levels, the received bit is registered to be
a logic 1. If two or all three samples have low levels, the received bit is registered to be a logic
0. This majority voting process acts as a low pass filter for the incoming signal on the RxDn
pin. The recovery process is then repeated until a complete frame is received. Including the
first stop bit. Note that the Receiver only uses the first stop bit of a frame.
Figure 6-75
bit of the next frame.
The same majority voting is done to the stop bit as done for the other bits in the frame. If the
stop bit is registered to have a logic 0 value, the Frame Error (FEn) Flag will be set.
A new high to low transition indicating the start bit of a new frame can come right after the last
of the bits used for majority voting. For Normal Speed mode, the first low level sample can be
at point marked (A) in
to (B). (C) marks a stop bit of full length. The early start bit detection influences the operational
range of the Receiver.
1
1
1
1
2
2
3
2
3
2
shows the sampling of the stop bit and the earliest possible beginning of the start
4
4
5
3
5
3
Figure
6
6
7
4
7
4
6-75. For Double Speed mode the first low level must be delayed
8
8
STOP 1
BIT n
9
5
9
5
10
10
Atmel ATA6612/ATA6613
(A)
0/1 0/1 0/1
11
6
6
12
(B)
0/1
13
7
14
15
8
16
(C)
1
1
209

Related parts for ATA6613-EK