ATA6613-EK Atmel, ATA6613-EK Datasheet - Page 226

no-image

ATA6613-EK

Manufacturer Part Number
ATA6613-EK
Description
BOARD DEMO LIN-MCM FOR ATA6613
Manufacturer
Atmel
Datasheets

Specifications of ATA6613-EK

Main Purpose
Interface, LIN + MCU
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
ATA6613
Primary Attributes
LIN-SBC (System-Basis-Chip) Transceiver, LIN 2.0, Voltage Regulator, Window Watchdog
Secondary Attributes
16 kB Flash, 4 Power Modes: Pre-Normal, Normal, Sleep, Silent, 48-QFN
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
6.18.6
6.18.6.1
6.18.6.2
226
Atmel ATA6612/ATA6613
USART MSPIM Register Description
USART MSPIM I/O Data Register - UDRn
USART MSPIM Control and Status Register n A - UCSRnA
The following section describes the registers used for SPI operation using the USART.
The function and bit description of the USART data register (UDRn) in MSPI mode is identical
to normal USART operation (see
Read/Write
Initial Value
• Bit 7 - RXCn: USART Receive Complete
• Bit 6 - TXCn: USART Transmit Complete
• Bit 5 - UDREn: USART Data Register Empty
• Bit 4:0 - Reserved Bits in MSPI mode
This flag bit is set when there are unread data in the receive buffer and cleared when the
receive buffer is empty (i.e., does not contain any unread data). If the Receiver is disabled,
the receive buffer will be flushed and consequently the RXCn bit will become zero. The
RXCn Flag can be used to generate a Receive Complete interrupt (see description of the
RXCIEn bit).
This flag bit is set when the entire frame in the Transmit Shift Register has been shifted
out and there are no new data currently present in the transmit buffer (UDRn). The TXCn
Flag bit is automatically cleared when a transmit complete interrupt is executed, or it can
be cleared by writing a one to its bit location. The TXCn Flag can generate a Transmit
Complete interrupt (see description of the TXCIEn bit).
The UDREn Flag indicates if the transmit buffer (UDRn) is ready to receive new data. If
UDREn is one, the buffer is empty, and therefore ready to be written. The UDREn Flag
can generate a Data Register Empty interrupt (see description of the UDRIE bit). UDREn
is set after a reset to indicate that the Transmitter is ready.
When in MSPI mode, these bits are reserved for future use. For compatibility with future
devices, these bits must be written to zero when UCSRnA is written.
Bit
RXCn
R/W
7
0
TXCn
R/W
6
0
UDREn
R/W
5
0
“USART I/O Data Register n– UDRn” on page
R
4
0
-
R
3
0
-
R
2
1
-
R
1
1
-
R
0
0
-
9111H–AUTO–01/11
212).
UCSRnA

Related parts for ATA6613-EK