ATA6613-EK Atmel, ATA6613-EK Datasheet - Page 234

no-image

ATA6613-EK

Manufacturer Part Number
ATA6613-EK
Description
BOARD DEMO LIN-MCM FOR ATA6613
Manufacturer
Atmel
Datasheets

Specifications of ATA6613-EK

Main Purpose
Interface, LIN + MCU
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
ATA6613
Primary Attributes
LIN-SBC (System-Basis-Chip) Transceiver, LIN 2.0, Voltage Regulator, Window Watchdog
Secondary Attributes
16 kB Flash, 4 Power Modes: Pre-Normal, Normal, Sleep, Silent, 48-QFN
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
6.19.4
234
Atmel ATA6612/ATA6613
Multi-master Bus Systems, Arbitration and Synchronization
The TWI protocol allows bus systems with several masters. Special concerns have been
taken in order to ensure that transmissions will proceed as normal, even if two or more mas-
ters initiate a transmission at the same time. Two problems arise in multi-master systems:
The wired-ANDing of the bus lines is used to solve both these problems. The serial clocks
from all masters will be wired-ANDed, yielding a combined clock with a high period equal to
the one from the Master with the shortest high period. The low period of the combined clock is
equal to the low period of the Master with the longest low period. Note that all masters listen to
the SCL line, effectively starting to count their SCL high and low time-out periods when the
combined SCL line goes high or low, respectively.
Figure 6-83. SCL Synchronization Between Multiple Masters
• An algorithm must be implemented allowing only one of the masters to complete the
• Different masters may use different SCL frequencies. A scheme must be devised to
transmission. All other masters should cease transmission when they discover that they
have lost the selection process. This selection process is called arbitration. When a
contending master discovers that it has lost the arbitration process, it should immediately
switch to Slave mode to check whether it is being addressed by the winning master. The
fact that multiple masters have started transmission at the same time should not be
detectable to the slaves, i.e. the data being transferred on the bus must not be corrupted.
synchronize the serial clocks from all masters, in order to let the transmission proceed in a
lockstep fashion. This will facilitate the arbitration process.
SCL from
SCL from
Master A
Master B
SCL Bus
Line
TA
Counting Low Period
low
Masters Start
TB
low
TA
Counting High Period
high
Masters Start
TB
high
9111H–AUTO–01/11

Related parts for ATA6613-EK