MCF5214CVF66 Freescale Semiconductor, MCF5214CVF66 Datasheet - Page 211

IC MPU 32BIT COLDF 256-MAPBGA

MCF5214CVF66

Manufacturer Part Number
MCF5214CVF66
Description
IC MPU 32BIT COLDF 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF521xr
Datasheet

Specifications of MCF5214CVF66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
142
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Package
256MA-BGA
Device Core
ColdFire
Family Name
MCF521x
Maximum Speed
66 MHz
Operating Supply Voltage
3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
142
Interface Type
QSPI/UART/I2C/CAN
On-chip Adc
8-chx10-bit
Number Of Timers
8
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5214CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5214CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
11.4
This subsection describes the memory map and register structure.
11.4.1
Refer to
base address of 0x0013_0000.
11.4.2
The EPORT programming model consists of these registers:
11.4.2.1 EPORT Pin Assignment Register (EPPAR)
Freescale Semiconductor
Address
1
2
0x0013_0000
0x0013_0002 EPORT Data Direction Register (EPDDR) EPORT Interrupt Enable Register (EPIER)
0x0013_0004
0x0013_0006
Reset
Field
R/W
S = CPU supervisor mode access only. S/U = CPU supervisor or user mode access. User mode accesses to
supervisor only addresses have no effect and result in a cycle termination transfer error.
Writing to reserved address locations has no effect, and reading returns 0s.
IPSBAR
The EPORT pin assignment register (EPPAR) controls the function of each pin individually.
The EPORT data direction register (EPDDR) controls the direction of each one of the pins
individually.
The EPORT interrupt enable register (EPIER) enables interrupt requests for each pin individually.
The EPORT data register (EPDR) holds the data to be driven to the pins.
The EPORT pin data register (EPPDR) reflects the current state of the pins.
The EPORT flag register (EPFR) individually latches EPORT edge events.
Offset
Table 11-2
Memory Map and Registers
Memory Map
Registers
15
EPPA7
14
for a description of the EPORT memory map. The EPORT has an IPSBAR offset for
EPORT Data Register (EPDR)
EPORT Flag Register (EPFR)
13
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
EPPA6
Figure 11-2. EPORT Pin Assignment Register (EPPAR)
12
Bits 15–8
Table 11-2. Edge Port Module Memory Map
EPORT Pin Assignment Register (EPPAR)
11
EPPA5
IPSBAR + 0x0013_0000, 0x0013_0001
10
0000_0000_0000_0000
9
R/W
EPPA4
8
EPORT Pin Data Register (EPPDR)
7
EPPA3
Reserved
Bits 7–0
6
5
EPPA2
2
4
Edge Port Module (EPORT)
EPPA1
3
2
Access
S/U
S/U
S
S
1
R
1
0
11-3

Related parts for MCF5214CVF66