MCF5214CVF66 Freescale Semiconductor, MCF5214CVF66 Datasheet - Page 490

IC MPU 32BIT COLDF 256-MAPBGA

MCF5214CVF66

Manufacturer Part Number
MCF5214CVF66
Description
IC MPU 32BIT COLDF 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF521xr
Datasheet

Specifications of MCF5214CVF66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
142
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Package
256MA-BGA
Device Core
ColdFire
Family Name
MCF521x
Maximum Speed
66 MHz
Operating Supply Voltage
3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
142
Interface Type
QSPI/UART/I2C/CAN
On-chip Adc
8-chx10-bit
Number Of Timers
8
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5214CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5214CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
FlexCAN
25.5.2
Table 25-9
25-20
Bits
5–3
1–0
7
6
2
Address
Reset
Field BOFFMSK
ERRMSK
RXMODE
TXMODE
R/W
BOFFM-
FlexCAN Control Register 0 (CANCTRL0)
describes the CANCTRL0 fields.
Name
1
2
SK
TXMODE[1:0]
Full CMOS drive indicates that both dominant and recessive levels are driven by the chip.
Open drain drive indicates that only a dominant level is driven by the chip. During a recessive
level, the CANTX pin is disabled (three stated), and the electrical level is achieved by external
pull-up/pull-down devices. The assertion of both Tx mode bits causes the polarity inversion to be
cancelled (open drain mode forces the polarity to be positive).
1X
00
01
7
Bus off interrupt mask. The BOFF MASK bit provides a mask for the bus off interrupt.
0 Bus off interrupt disabled.
1 Bus off interrupt enabled.
Error interrupt mask. The ERRMSK bit provides a mask for the error interrupt.
0 Error interrupt disabled.
1 Error interrupt enabled.
Reserved
Receive pin configuration control. This bit determines the polarity of the CANRX pin.
0 A logical ‘0’ is interpreted as a dominant bit; a logical ‘1’ is interpreted as a recessive bit.
1 A logical ‘1’ is interpreted as a dominant bit; a logical ‘0’ is interpreted as a recessive bit.
Transmit pin configuration control. This bit field controls the configuration of the CANTX pin. See
Table
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
25-10.
Figure 25-7. FlexCAN Control Register 0 (CANCTRL0)
ERRMSK
Full CMOS
Full CMOS
Open drain
6
Table 25-9. CANCTRL0 Field Descriptions
Table 25-10. Transmit Pin Configuration
1
1
2
; positive polarity (CANTX= 0 is a dominant level)
; negative polarity (CANTX = 1 is a dominant level)
; positive polarity
5
Transmit Pin Configuration
IPSBAR + 0x1C_0006
4
0000_0000
Description
R/W
3
RXMODE
2
Freescale Semiconductor
1
TXMODE
0

Related parts for MCF5214CVF66