EP9302-CQZ Cirrus Logic Inc, EP9302-CQZ Datasheet - Page 370

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-CQZ

Manufacturer Part Number
EP9302-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-CQZ

Program Memory Type
ROMless
Package / Case
208-LQFP
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Data Ram Size
16 bit
Interface Type
USB, USART, SPI
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
37
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1137

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus
Quantity:
3 295
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
0
Part Number:
EP9302-CQZ
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
EP9302-CQZ
Quantity:
3 600
Company:
Part Number:
EP9302-CQZ
Quantity:
640
9
9-68
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
MT:
TT:
UnH:
TxChR:
TxDis:
Copyright 2007 Cirrus Logic
1. Halt all transmit DMA operations.
2..Flush the transmit descriptor queue.
3.Set transmit enqueue to zero.
Manual Transfer. Writing a one to this bit causes all
internal FIFOs to be marked pending for transfer, as if they
had crossed their threshold. This provides a mechanism
for flushing stale status from the internal FIFOs, when the
Timed Transfer is not used and non zero thresholds have
been set. When the Manual Transfer is set, the Transfer
Pending (BMCtl), is set until all FIFOs have been either
active for a DMA transfer, or have been determined
inactive (that is, an empty receive data FIFO). When
reading the BMCtl register, the Manual Transfer bit will
always return a zero.
Timed Transfer. Setting the Timed Transfer bit causes the
internal FIFOs to be marked as pending for transfer
whenever the timer reaches zero. This provides a
mechanism for flushing stale status from the internal
FIFOs when a non zero threshold has been set.
Underrun Halt. When set, this bit causes the transmit
descriptor to perform the following operations when a
transmit underrun is encountered:
Transmit Channel Reset. Writing a “1” to Transmit Channel
Reset causes the Transmit Descriptor Processor and the
transmit FIFO to be reset. This bit is an act-once-bit and
will clear automatically when the reset is complete.
Transmit Disable. Writing a “1” to Transmit Disable causes
the transmit DMA transfers to be halted. If a transmit frame
is currently in progress, transfers are halted when the
transmit status is written to the status buffer. When
transfers have been halted, the TxAct bit (Bus Master
Status) is clear. TxDis is an act-once-bit and will clear
immediately.
This allows the host to re-initialize the Transmit
Descriptor Processor, to start at the desired point.
When clear, the MAC will proceed to the next
transmit frame in the queue.
DS785UM1

Related parts for EP9302-CQZ