PNX1501E NXP Semiconductors, PNX1501E Datasheet - Page 290

no-image

PNX1501E

Manufacturer Part Number
PNX1501E
Description
Digital Signal Processors & Controllers (DSP, DSC) MEDIA PROCESSOR PNX15XX/266MHZ
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1501E

Product
DSPs
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOT-795
Minimum Operating Temperature
0 C
Lead Free Status / Rohs Status
 Details
Other names
PNX1501E,557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PNX1501E
Manufacturer:
PHILIPS
Quantity:
5
Part Number:
PNX1501E,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PNX1501E/G
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
PNX1501E/G
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PNX1501E/G
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
Volume 1 of 1
Table 10: Sampling and Pattern Generation Control Registers for the FIFO Queues
12NC 9397 750 14321
Product data sheet
7:0
Offset 0x10,4074-> 0x080
31:18
17:0
Offset 0x10,4084 -> 0x090
31:2
1:0
Offset 0x10,4094-> 0x0A0
31:2
1:0
Offset 0x10,40A4-> 0x0
31:20
13:0
Offset 0x10,40B4 -> 0x0C0
31:23
Bit
Symbol
IO_SEL_0
Unused
BUF_LEN
BASE1_PTR
Unused
BASE2_PTR
Unused
Unused
SIZE
Unused
B0SIZE<0-3>
PG_BUF_CTRL<0-3>
BASE2_PTR<0-3>
BASE1_PTR<0-3>
DIVIDER<0-3>
Acces
s
R/W
R/W
R/W
R/W
R/W
Value
0
-
0
0
-
0
-
-
0
-
Rev. 2 — 1 December 2004
Description
- In Signal Monitoring modes (FIFO_MODE[1]=0) this field selects
the GPIO pin or internal global signal to be observed. Refer to
Section 4.15
- In Pattern Generation modes (FIFO_MODE[1]=1) this field selects
the GPIO pin which is to be driven. Refer to
values.
This field indicates how many valid 32-bit words s/w has written to a
DMA buffer.
When BUF1_RDY is cleared the BUF_LEN value is loaded for DMA
buffer 1. When BUF2_RDY is cleared the BUF_LEN value is loaded
for DMA buffer 2.
The 18-bit field allows DMA buffer lengths as large as 1MB.
0x00000 - 1 32-bit word
0x00001 - 2 32-bit words
.....
0x3FFFF - 262143 32-bit words
Note: This field is valid in Pattern Generation modes
(FIFO_MODE[1]=1)
Start byte address for DMA buffer 1 of FIFO queue.
The base address must be 64-byte aligned.
Start byte address for DMA buffer 2 of FIFO queue.
The base address must be 64-byte aligned.
Size, in 64 bytes multiples, of each of the 2 DMA buffers:
0x0001 = 64 bytes
0x0002 = 128 bytes
....
0x3FFF = 1 Megabytes
for field values.
Chapter 8: General Purpose Input Output Pins
© Koninklijke Philips Electronics N.V. 2002-2003-2004. All rights reserved.
PNX15xx Series
Section 4.15
for field
8-30

Related parts for PNX1501E