PNX1501E NXP Semiconductors, PNX1501E Datasheet - Page 639

no-image

PNX1501E

Manufacturer Part Number
PNX1501E
Description
Digital Signal Processors & Controllers (DSP, DSC) MEDIA PROCESSOR PNX15XX/266MHZ
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1501E

Product
DSPs
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOT-795
Minimum Operating Temperature
0 C
Lead Free Status / Rohs Status
 Details
Other names
PNX1501E,557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PNX1501E
Manufacturer:
PHILIPS
Quantity:
5
Part Number:
PNX1501E,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PNX1501E/G
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
PNX1501E/G
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PNX1501E/G
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
Volume 1 of 1
Table 32: EngineConfig
Table 33: HostFIFOStatus
12NC 9397 750 14321
Product data sheet
Bit
2
1
0
Bit
Offset 0x04 F80C
31:6
5:0
Symbol
BSM
BSI
Reserved
Symbol
Reserved
Level[5:0]
HostFIFOStatus
This register is used to configure specific drawing engine features and to enable the
interrupt request signal.
BSI (bit 1) and BSM (bit 2) toggle byte and word swapping. Certain registers which
contain byte- or word-oriented data but which must be manipulated as
to be byte- or word-swapped when written on big-endian architectures. These include
HostData, PatRamMono and PatRamColor. The drawing engine automatically
determines whether swapping is necessary based on the global “endian” flag.
The bottom byte of this register should not be altered while drawing commands are in
progress.
This register is used to provide software with a method of determining the number of
available entries in the Host FIFO.
There are 32 FIFO locations in the Host FIFO. If this register is read as 0, it indicates
there are no available FIFO locations available for writing. A write to the Host FIFO
while the FIFO is full (or almost full) will result in wait states on the PI bus.
If this register is read as 0x20, it indicates that all 32 entries are available for writing.
A software driver can read this register and subsequently write the corresponding
number of
from generating PCI retries since a write will not occur when the Host FIFO is full.
Acces
s
R/W
R/W
Acces
s
R
DWORD
Value
0
0
Value
0x20
Rev. 2 — 1 December 2004
s of data to the Host FIFO. This will prevent the PNX15xx Series
Description
BSI (bit 1) and BSM (bit 2) toggle byte and word swapping. Setting
BSI to 1 reverses the sense of the global endian bit for data read
from the host data input port, so that data are swapped when written
when they normally would not be, and vice versa. This bit affects
host BLT data, pattern loading. It is intended for debugging and
should be set to 0 for normal operation.
BSI (bit 1) and BSM (bit 2) toggle byte and word swapping. Setting
BSM to 1 reverses the sense of the global endian bit for data being
read and written to the memory port. It is intended for debugging
and should be set to 0 for normal operation.
Description
Used to provide software with a method of determining the number
of available entries in the Host FIFO.
© Koninklijke Philips Electronics N.V. 2002-2003-2004. All rights reserved.
Chapter 20: 2D Drawing Engine
PNX15xx Series
DWORDS
need
20-30

Related parts for PNX1501E