HD6432670 Hitachi, HD6432670 Datasheet - Page 840

no-image

HD6432670

Manufacturer Part Number
HD6432670
Description
(HD64F267x Series) 16-Bit Microcomputer
Manufacturer
Hitachi
Datasheet
In this example, an NMI interrupt is accepted with the NMIEG bit in INTCR cleared to 0 (falling
edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set
to 1, and a SLEEP instruction is executed, causing a transition to software standby mode.
Software standby mode is then cleared at the rising edge on the NMI pin.
22.2.4
Transition to Hardware Standby Mode: When the 67%< pin is driven low, a transition is made
to hardware standby mode from any mode.
In hardware standby mode, all functions enter the reset state and stop operation, resulting in a
significant reduction in power dissipation. As long as the prescribed voltage is supplied, on-chip
RAM data is retained. I/O ports are set to the high-impedance state.
In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before
driving the 67%< pin low. Do not change the state of the mode pins (MD2 to MD0) while this
LSI is in hardware standby mode.
Rev. 2.0, 04/02, page 794 of 906
Oscillator
ø
NMI
NMIEG
SSBY
Hardware Standby Mode
Figure 22.2 Software Standby Mode Application Example
NMI exception
handling
NMIEG=1
SSBY=1
SLEEP instruction
Software standby mode
(power-down mode)
stabilization
Oscillation
time t
OSC2
NMI exception
handling

Related parts for HD6432670