SI4431-A0-FM Silicon Laboratories Inc, SI4431-A0-FM Datasheet - Page 43

IC TXRX ISM 930MHZ 3.6V 20-QFN

SI4431-A0-FM

Manufacturer Part Number
SI4431-A0-FM
Description
IC TXRX ISM 930MHZ 3.6V 20-QFN
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI4431-A0-FM

Package / Case
20-QFN
Mfg Application Notes
Transitioning SI4430/31 to Rev B
Frequency
240MHz ~ 930MHz
Data Rate - Maximum
128kbps
Modulation Or Protocol
FSK, GFSK, OOK
Power - Output
13dBm
Sensitivity
-118dBm
Voltage - Supply
1.8 V ~ 3.6 V
Current - Receiving
18.5mA
Current - Transmitting
28mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Number Of Receivers
2
Number Of Transmitters
1
Wireless Frequency
240 MHz to 930 MHz
Output Power
13 dBm
Operating Supply Voltage
1.8 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Supply Current
28 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK, GFSK, OOK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Applications
-
Memory Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
336-1633-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI4431-A0-FMR
Manufacturer:
SILICON
Quantity:
3 500
Part Number:
SI4431-A0-FMR
Manufacturer:
SILICONLABS/芯科
Quantity:
20 000
Company:
Part Number:
SI4431-A0-FMR
Quantity:
13 293
The RX FIFO has one programmable threshold called the FIFO Almost Full Threshold, rxafthr[5:0]. When the
incoming RX data reaches the Almost Full Threshold an interrupt will be generated to the microcontroller via the
nIRQ pin. The microcontroller will then need to read the data from the RX FIFO.
Both the TX and RX FIFOs may be cleared or reset with the ffclrtx and ffclrrx bits in “Register 08h. Operating Mode
and Function Control 2,” on page 92. All interrupts may be enabled by setting the Interrupt Enabled bits in "Register
05h. Interrupt Enable 1" and “Register 06h. Interrupt Enable 2,” on page 90. If the interrupts are not enabled the
function will not generate an interrupt on the nIRQ pin but the bits will still be read correctly in the Interrupt Status
registers.
6.2. Packet Configuration
When using the FIFOs, automatic packet handling may be enabled for TX mode, RX mode, or both. "Register 30h.
Data Access Control" through “Register 4Bh. Received Packet Length,” on page 127 control the configuration,
status, and decoded RX packet data for Packet Handling. The usual fields for network communication (such as
preamble, synchronization word, headers, packet length, and CRC) can be configured to be automatically added to
the data payload. The fields needed for packet generation normally change infrequently and can therefore be
stored in registers. Automatically adding these fields to the data payload greatly reduces the amount of
communication between the microcontroller and the Si4431 and therefore also reduces the required computational
power of the microcontroller.
The general packet structure is shown in Figure 17. The length of each field is shown below the field. The preamble
pattern is always a series of alternating ones and zeroes, starting with a one. All the fields have programmable
lengths to accommodate different applications. The most common CRC polynominals are available for selection.
An overview of the packet handler configuration registers is shown in Table 14. A complete register description can
be found in “12.1. Complete Register Table and Descriptions”.
Add R/W Function/D
Add R/W Function/De
7C
7D
7E
08
R/W
R/W
R/W
R/W
1-512 Bytes
Preamble
escription
Operating &
scription
Control 2
Control 1
Control 2
RX FIFO
Function
TX FIFO
TX FIFO
Control
1-4 Bytes
antdiv[2] antdiv[1] antdiv[0]
Reserved Reserved rxafthr[5] rxafthr[4] rxafthr[3] rxafthr[2] rxafthr[1] rxafthr[0]
D7
D7
D6
D6
Figure 17. Packet Structure
txaethr[5] txaethr[4] txaethr[3] txaethr[2] txaethr[1] txaethr[0]
txafthr[5]
Preliminary Rev. 0.4
D5
D5
txafthr[4]
rxmpk
D4
D4
Data
txafthr[3] txafthr[2] txafthr[1] txafthr[0]
autotx
D3
D3
enldm
D2
D2
ffclrrx
D1
D1
Bytes
0 or 2
CRC
ffclrtx
D0
D0
Si4431
POR Def.
POR
00h
37h
04h
Def.
37h
43

Related parts for SI4431-A0-FM