MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 646

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Local Bus Controller
Table 14-17
14.3.1.12
The transfer error interrupt enable register (LTEIR), shown in
reporting through the LBC internal interrupt mechanism. Software should clear pending errors in LTESR
before enabling interrupts. After an interrupt has occurred, clearing relevant LTESR error bits negates the
interrupt.
14-26
10–11
13–31
Offset 0x0B8
Reset
Bits
3–4
6–7
12
0
1
2
5
8
9
W
R
BMI — PARI
WARA Write-after-read atomic (WARA) error checking disable
RAWA Read-after-write atomic (RAWA) error checking disable
Name
PARD Parity error checking disabled. Note that uncorrectable read errors may cause the assertion of core_fault_in ,
WPD
0
BMD
CSD
describes LTEDR fields.
1
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Bus monitor disable
0 Bus monitor is enabled
1 Bus monitor is disabled
Reserved
which causes the core to generate a machine check interrupt, unless it is disabled (by clearing HID1[RFXE]).
If RFXE is zero and this error occurs, PARD must be cleared and LTEIR[PARI] must be set to ensure that an
interrupt is generated. For more information, see
Register 1 (HID1).”
0 Parity error checking is enabled.
1 Parity error checking is disabled.
Reserved
Write protect error checking disable
0 Write protect error checking is enabled.
1 Write protect error checking is disabled.
Reserved
0 WARA error checking is enabled.
1 WARA error checking is disabled.
0 RAWA error checking is enabled.
1 RAWA error checking is disabled.
Reserved
Chip select error checking disable
0 Chip select error checking is enabled.
1 Chip select error checking is disabled.
Reserved
Transfer Error Interrupt Enable Register (LTEIR)
2
3
Figure 14-15. Transfer Error Interrupt Enable Register (LTEIR)
4
WPI
5
6
Table 14-17. LTEDR Field Descriptions
7
WARA RAWA
8
9
10 11
All zeros
Description
Section 6.10.2, “Hardware Implementation-Dependent
CSI
12
13
Figure
14-15, is used to send or block error
Freescale Semiconductor
Access: Read/Write
31

Related parts for MPC8544VTALF