PEB 20542 F V1.3 Infineon Technologies, PEB 20542 F V1.3 Datasheet - Page 174

no-image

PEB 20542 F V1.3

Manufacturer Part Number
PEB 20542 F V1.3
Description
IC CTRLR DMA SERIAL 2-CH TQFP144
Manufacturer
Infineon Technologies
Series
SEROCCO™r
Datasheet

Specifications of PEB 20542 F V1.3

Function
Serial Optimized Communications Controller
Interface
HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LFQFP
Includes
Bit Processor Functions, Serial Communication Controllers (SCCs)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB20542FV1.3X
SP000007633
Data Sheet
DXS
XBRK
ESS7
STOP
Disable Storage of XON/XOFF Characters
In ASYNC mode, XON/XOFF characters might be filtered out or stored
to the SCC receive FIFO:
DXS=’0’
DXS=’1’
Transmit Break
XBRK=’0’
XBRK=’1’
Enable SS7 Mode
This bit is only valid in HDLC mode only.
ESS7=’0’
ESS7=’1’
Note: If SS7 mode is enabled, ’Address Mode 0’ must be selected by
Stop Bit number
This bit selects the number of stop bits per ASYNC character:
STOP=’0’
STOP=’1’
setting bit field CCR2L:MDS(1:0) to ’10’ and bit CCR2L:ADM to ’0’.
All received characters including XON/XOFF characters
are stored in the receive FIFO.
XON/XOFF characters are filtered out and not stored in
the receive FIFO.
Normal transmit operation.
Forces the TxD pin to ’low’ level immediately (break
condition), regardless of any character being currently
transmitted. This command is executed immediately with
the next rising edge of the transmit clock and further
transmission is disabled. The currently sent character is
lost.
Data stored in the SCC transmit FIFO will be sent as soon
as the break condition is cleared (XBRK=’0’). A transmit
reset command (bit ’XRES’ in register CMDRL) does NOT
clear the break condition automatically.
Disable signaling system #7 (SS7) support.
Enable signaling system #7 (SS7) support.
1 stop bit per character.
2 stop bits per character.
5-174
Register Description (CCR3H)
(async mode)
(async mode)
(async mode)
PEB 20542
PEF 20542
(hdlc mode)
2000-09-14

Related parts for PEB 20542 F V1.3