PEB 20542 F V1.3 Infineon Technologies, PEB 20542 F V1.3 Datasheet - Page 232

no-image

PEB 20542 F V1.3

Manufacturer Part Number
PEB 20542 F V1.3
Description
IC CTRLR DMA SERIAL 2-CH TQFP144
Manufacturer
Infineon Technologies
Series
SEROCCO™r
Datasheet

Specifications of PEB 20542 F V1.3

Function
Serial Optimized Communications Controller
Interface
HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LFQFP
Includes
Bit Processor Functions, Serial Communication Controllers (SCCs)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB20542FV1.3X
SP000007633
Data Sheet
(IM)
Interrupt Mask Bits
Each SCC interrupt event can generate an interrupt signal indication via
pin INT/INT. Each bit position of registers
corresponding interrupt event in the interrupt status registers
ISR0..ISR2. Masked interrupt events never generate an interrupt
indication via pin INT/INT.
bit = ’0’
bit = ’1’
Moreover, masked interrupt events are:
• not displayed in the interrupt status registers
• displayed in interrupt status registers
Note: After RESET, all interrupt events are masked. Undefined bits must
For detailed interrupt event description refer to the corresponding bit
position in registers ISR0..ISR2.
register
CCR0L
not be cleared to ’0’.
is programmed to ’1’.
CCR0L
The corresponding interrupt event is NOT masked and will
generate an interrupt indication via pin INT/INT.
The corresponding interrupt event is masked and will
NEITHER generate an interrupt vector NOR an interrupt
indication via pin INT/INT.
is programmed to ’0’.
232
ISR0..ISR2
IMR0..IMR2
ISR0..ISR2
Register Description
if bit ’VIS’ in register
is a mask for the
PEB 20542
PEF 20542
if bit ’VIS’ in
2000-09-14

Related parts for PEB 20542 F V1.3