S912XET256J2VAGR Freescale Semiconductor, S912XET256J2VAGR Datasheet - Page 108

no-image

S912XET256J2VAGR

Manufacturer Part Number
S912XET256J2VAGR
Description
16-bit Microcontrollers - MCU Watchdog OSC/Timer -40 C to + 105 C HCS12X MCU SPI
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET256J2VAGR

Core
HCS12X
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
256 KB
Data Ram Size
16 KB
On-chip Adc
Yes
Package / Case
LQFP
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
24
Interface Type
CAN, SCI, SPI
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
119
Number Of Timers
25
Program Memory Type
Flash
Supply Voltage - Max
1.98 V, 2.9 V, 5.5 V
Supply Voltage - Min
1.72 V, 2.7 V, 3.13 V
1. Read: Anytime. In emulation modes, read operations will return the data from the external bus, in all other modes the data source
1. Read: Anytime. In emulation modes, read operations will return the data from the external bus, in all other modes the data source
Chapter 2 Port Integration Module (S12XEPIMV1)
2.3.3
2.3.4
108
Function
Function
Address 0x0000 (PRR)
Address 0x0001 (PRR)
is depending on the data direction value.
Write: Anytime. In emulation modes, write operations will also be directed to the external bus.
is depending on the data direction value.
Write: Anytime. In emulation modes, write operations will also be directed to the external bus.
Altern.
Altern.
Field
Reset
Reset
7-0
PA
W
W
R
R
Port A general purpose input/output data—Data Register
Port A pins 7 through 0 are associated with address outputs ADDR[15:8] respectively in expanded modes. In
emulation modes the address is multiplexed with IVD[15:8].
When not used with the alternative function, these pins can be used as general purpose I/O.
If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise
the buffered pin input state is read.
ADDR15
ADDR7
IVD15
Port A Data Register (PORTA)
Port B Data Register (PORTB)
IVD7
mux
PB7
mux
PA7
0
0
7
7
ADDR14
ADDR6
IVD14
IVD6
mux
PB6
mux
PA6
0
0
6
6
Table 2-4. PORTA Register Field Descriptions
MC9S12XE-Family Reference Manual Rev. 1.25
Figure 2-1. Port A Data Register (PORTA)
Figure 2-2. Port B Data Register (PORTB)
ADDR13
ADDR5
IVD13
IVD5
mux
PB5
mux
PA5
0
0
5
5
ADDR12
ADDR4
IVD12
IVD4
mux
PB4
mux
PA4
0
0
4
4
Description
ADDR11
ADDR3
IVD11
IVD3
PB3
PA3
mux
mux
3
0
3
0
ADDR10
ADDR2
IVD10
IVD2
mux
PB2
mux
PA2
0
0
2
2
Access: User read/write
Access: User read/write
Freescale Semiconductor
ADDR9
ADDR1
IVD9
IVD1
PA1
mux
PB1
mux
0
0
1
1
ADDR8
ADDR0
IVD8
IVD0
UDS
PA0
mux
PB0
mux
or
0
0
0
0
(1)
(1)

Related parts for S912XET256J2VAGR