AT32UC3C1512C Automotive Atmel Corporation, AT32UC3C1512C Automotive Datasheet - Page 919

no-image

AT32UC3C1512C Automotive

Manufacturer Part Number
AT32UC3C1512C Automotive
Description
Manufacturer
Atmel Corporation
32.7.2.2
Register Name:
Access Type:
Offset:
Reset Value:
Note:
• EPnINT: Endpoint n Interrupt
• UPRSM: Upstream Resume Interrupt
• EORSM: End of Resume Interrupt
• WAKEUP: Wakeup Interrupt
• EORST: End of Reset Interrupt
• SOF: Start of Frame Interrupt
9166C–AVR-08/11
EP3INT
31
23
15
7
-
-
-
1. EPnINT bits are within the range from EP0INT to EP6INT.
This bit is cleared when the interrupt source is serviced.
This bit is set when an interrupt is triggered by the endpoint n (UESTAn, UECONn). This triggers a USB interrupt if EPnINTE is
one.
This bit is cleared when the UDINTCLR.UPRSMC bit is written to one to acknowledge the interrupt (USB clock inputs must be
enabled before).
This bit is set when the USBC sends a resume signal called “Upstream Resume”. This triggers a USB interrupt if UPRSME is
one.
This bit is cleared when the UDINTCLR.EORSMC bit is written to one to acknowledge the interrupt.
This bit is set when the USBC detects a valid “End of Resume” signal initiated by the host. This triggers a USB interrupt if
EORSME is one.
This bit is cleared when the UDINTCLR.WAKEUPC bit is written to one to acknowledge the interrupt (USB clock inputs must be
enabled before) or when the Suspend (SUSP) interrupt bit is set.
This bit is set when the USBC is reactivated by a filtered non-idle signal from the lines (not by an upstream resume). This
triggers an interrupt if WAKEUPE is one.
This interrupt is generated even if the clock is frozen by the FRZCLK bit.
This bit is cleared when the UDINTCLR.EORSTC bit is written to one to acknowledge the interrupt.
This bit is set when a USB “End of Reset” has been detected. This triggers a USB interrupt if EORSTE is one.
This bit is cleared when the UDINTCLR.SOFC bit is written to one to acknowledge the interrupt.
This bit is set when a USB “Start of Frame” PID (SOF) has been detected (every 1 ms). This triggers a USB interrupt if SOFE is
one. The FNUM field is updated.
(1)
Device Global Interrupt Register
EP2INT
UPRSM
30
22
14
6
-
-
UDINT
Read-Only
0x0004
0x00000000
(1)
EP1INT
EORSM
29
21
13
5
-
-
(1)
EP8INT
WAKEUP
EP0INT
28
20
12
4
-
(1)
EP7INT
EORST
27
19
11
3
-
-
(1)
EP6INT
SOF
26
18
10
2
-
-
(1)
EP5INT
25
17
9
1
-
-
-
(1)
AT32UC3C
EP4INT
SUSP
24
16
8
0
-
-
(1)
919

Related parts for AT32UC3C1512C Automotive