MC9S12P32CFT Freescale Semiconductor, MC9S12P32CFT Datasheet - Page 230

no-image

MC9S12P32CFT

Manufacturer Part Number
MC9S12P32CFT
Description
MCU 16BIT 32K FLASH 48-QFN
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12P32CFT

Core Processor
HCS12
Core Size
16-Bit
Speed
32MHz
Connectivity
CAN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 10x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-QFN Exposed Pad
Processor Series
S12P
Core
HCS12
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
KIT33812ECUEVME, DEMO9S12PFAME
Package
48QFN EP
Family Name
HCS12
Maximum Speed
32 MHz
Operating Supply Voltage
3.3|5 V
Data Bus Width
16 Bit
Interface Type
CAN/SCI/SPI
On-chip Adc
10-chx12-bit
Number Of Timers
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
S12 Clock, Reset and Power Management Unit (S12CPMU)
7.3.2.20
Read: Anytime
Write: If PROT=0 (CPMUPROT register), then write anytime. Else write has no effect
230
IRCTRIM[9:0]
TCTRIM[3:0]
0x02F8
0x02F9
After de-assert of System Reset a factory programmed trim value is automatically loaded from the Flash memory to
provide trimmed Internal Reference Frequency f
After de-assert of System Reset a factory programmed trim value is automatically loaded from the Flash memory to
provide trimmed Internal Reference Frequency f
Reset
Reset
15-12
Field
9-0
W
W
R
R
IRC1M temperature coefficient Trim Bits
Trim bits for the Temperature Coefficient (TC) of the IRC1M frequency.
Table 7-21
Figure 7-27
TCTRIM[3:0]=0000 or 1000).
IRC1M Frequency Trim Bits — Trim bits for Internal Reference Clock
After System Reset the factory programmed trim value is automatically loaded into these registers, resulting in a
Internal Reference Frequency f
The frequency trimming consists of two different trimming methods:
A rough trimming controlled by bits IRCTRIM[9:6] can be done with frequency leaps of about 6% in average.
A fine trimming controlled by the bits IRCTRIM[5:0] can be doe with frequency leaps of about 0.3% (this trimming
determines the precision of the frequency setting of 0.15%, i.e. 0.3% is the distance between two trimming
values).
Figure 7-26
S12CPMU IRC1M Trim Registers (CPMUIRCTRIMH / CPMUIRCTRIML)
15
F
F
7
Writes to these registers while PLLSEL=1 clears the LOCK and UPOSC
status bits.
Figure 7-24. S12CPMU IRC1M Trim High Register (CPMUIRCTRIMH)
Figure 7-25. S12CPMU IRC1M Trim Low Register (CPMUIRCTRIML)
shows the influence of the bits TCTRIM3:0] on the relationship between frequency and temperature.
shows an approximate TC variation, relative to the nominal TC of the IRC1M (i.e. for
shows the relationship between the trim bits and the resulting IRC1M frequency.
14
F
F
6
TCTRIM[3:0]
Table 7-20. CPMUIRCTRIMH/L Field Descriptions
S12P-Family Reference Manual, Rev. 1.13
13
F
F
5
IRC1M_TRIM
IRC1M_TRIM
IRC1M_TRIM
. See device electrical characteristics for value of f
NOTE
12
F
F
4
.
.
IRCTRIM[7:0]
Description
11
F
0
0
3
10
0
0
F
2
Freescale Semiconductor
F
F
9
1
IRCTRIM[9:8]
IRC1M_TRIM
F
F
8
0
.

Related parts for MC9S12P32CFT