MCF5272VM66 Freescale Semiconductor, MCF5272VM66 Datasheet - Page 283

IC MPU 66MHZ COLDFIRE 196-MAPBGA

MCF5272VM66

Manufacturer Part Number
MCF5272VM66
Description
IC MPU 66MHZ COLDFIRE 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272VM66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
196-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Cpu Speed
66MHz
Embedded Interface Type
UART, QSPI, USB, TDM
Digital Ic Case Style
BGA
No. Of Pins
196
Supply Voltage Range
3V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VM66
Manufacturer:
FREESCAL
Quantity:
30 000
Part Number:
MCF5272VM66
Manufacturer:
MOTOLOLA
Quantity:
648
Part Number:
MCF5272VM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VM66
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MCF5272VM66
0
Part Number:
MCF5272VM66 K75N
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272VM66J
Manufacturer:
FREESCAL
Quantity:
416
Part Number:
MCF5272VM66J
Manufacturer:
Freescale
Quantity:
178
Part Number:
MCF5272VM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VM66K75N
Manufacturer:
Freescal
Quantity:
18
Part Number:
MCF5272VM66K75N
Manufacturer:
ALTERA
0
Part Number:
MCF5272VM66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VM66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
12.3.2.16 USB Endpoints 1–7 Status / Interrupt Registers (EPnISR)
Figure 12-19
Table 12-15
Freescale Semiconductor
12–5
Bits
15
14
13
4
3
2
Reset
Field HALT_ST DIR PRES
Addr
R/W
lists field descriptions for the USB endpoints 1–7 interrupt status registers.
HALT_ST
UNHALT
shows the USB endpoints 1-7 status/interrupt registers.
Name
PRES
EOP
EOT
DIR
Interrupt bits are cleared by writing a 1 to the specified bits. Bits 13–15 are read-only status bits.
15
Figure 12-19. USB Endpoints 1–7 Interrupt Status Registers (EPnISR)
MCF5272 ColdFire
Current status of endpoint n. This bit indicates whether endpoint n is currently halted or active.
HALT_ST is set due to a SET_FEATURE request with the endpoint halt feature selector set or a
STALL response to an IN or OUT packet. HALT_ST is cleared by a CLEAR_FEATURE request with
the endpoint halt feature selector set.
0 Endpoint n active
1 Endpoint n halted
Current direction of endpoint n. This bit indicates whether endpoint n is currently configured as an
IN or OUT endpoint.
0 Endpoint n configured as an OUT endpoint
1 Endpoint n configured as an IN endpoint
Endpoint n present. This bit indicates whether or not endpoint n is present in the current
configuration.
0 Endpoint n absent
1 Endpoint n present
Reserved, should be cleared.
End of transfer interrupt. Set when the end of a transfer has been reached. An EOT interrupt is
generated when a packet with a size less than the maximum packet size or the first zero-length
packet following maximum size packets is sent or received. For OUT endpoints, the EPDPn must be
read before clearing this interrupt in order to determine the number of bytes of remaining data in the
FIFO for the last transfer. For OUT endpoints, any packets received from the host cause a NAK
response until the EOT interrupt is cleared. For IN endpoints, the user must wait until the EOT
interrupt is set before writing the next transfer to the FIFO.
0 No interrupt pending
1 Transfer completed
End of packet interrupt. Set when a packet is successfully sent or received on endpoint n.
0 No interrupt pending
1 Packet sent or received successfully
Endpoint unhalt interrupt. Set when the endpoint n HALT_ST bit is cleared.
0 No interrupt pending
1 Endpoint n unhalted
14
MBAR + 0x1072, 0x1076, 0x107A, 0x107E, 0x1082, 0x1086, 0x108A
13
Table 12-15. EPnISR Field Descriptions
12
®
Integrated Microprocessor User’s Manual, Rev. 3
0000_0000_0000_0000
Description
5
EOT EOP UNHALT HALT FIFO_LVL
4
3
2
Universal Serial Bus (USB)
1
0
12-25

Related parts for MCF5272VM66