S9S12HZ128J3VAL Freescale Semiconductor, S9S12HZ128J3VAL Datasheet - Page 610

IC MCU FLASH 112-LQFP

S9S12HZ128J3VAL

Manufacturer Part Number
S9S12HZ128J3VAL
Description
IC MCU FLASH 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S9S12HZ128J3VAL

Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
CAN, EBI/EMI, I²C, SCI, SPI
Peripherals
LCD, Motor control PWM, POR, PWM, WDT
Number Of I /o
91
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 2.75 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
112-LQFP
Processor Series
S12HY
Core
HCS12X
Data Bus Width
16 bit
Data Ram Size
6 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
85
Number Of Timers
1
Operating Supply Voltage
4.5 V to 5.5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S12HZ128J3VAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S12HZ128J3VAL
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
S9S12HZ128J3VAL(MC9S12HZ128VAL
Manufacturer:
FREESCALE
Quantity:
20 000
Chapter 22 Module Mapping Control (MMCV4)
22.3.2.4
Read: Anytime
Write: As stated in each bit description
This register initializes miscellaneous control functions.
610
1. The reset state of this bit is determined at the chip integration level.
EXSTR[1:0]
Reset: Special Test
ROMHM
ROMON
Reset: Expanded
Reset: Peripheral
Field
3:2
or Single Chip
1
0
or Emulation
External Access Stretch Bits 1 and 0
Write: once in normal and emulation modes and anytime in special modes
This two-bit field determines the amount of clock stretch on accesses to the external address space as shown in
Table
FLASH EEPROM or ROM Only in Second Half of Memory Map
Write: once in normal and emulation modes and anytime in special modes
0 The fixed page(s) of FLASH EEPROM or ROM in the lower half of the memory map can be accessed.
1 Disables direct access to the FLASH EEPROM or ROM in the lower half of the memory map. These physical
ROMON — Enable FLASH EEPROM or ROM
Write: once in normal and emulation modes and anytime in special modes
This bit is used to enable the FLASH EEPROM or ROM memory in the memory map.
0 Disables the FLASH EEPROM or ROM from the memory map.
1 Enables the FLASH EEPROM or ROM in the memory map.
Miscellaneous System Control Register (MISC)
locations of the FLASH EEPROM or ROM remain accessible through the program page window.
Writes to this register take one cycle to go into effect.
W
R
22-6. In single chip and peripheral modes these bits have no meaning or effect.
Stretch Bit EXSTR1
0
0
0
0
7
Figure 22-6. Miscellaneous System Control Register (MISC)
0
0
1
1
= Unimplemented or Reserved
Table 22-6. External Stretch Bit Definition
0
0
0
0
6
Table 22-5. INITEE Field Descriptions
MC9S12HZ256 Data Sheet, Rev. 2.05
Stretch Bit EXSTR0
0
0
0
0
5
0
1
0
1
NOTE
Description
0
0
0
0
4
Number of E Clocks Stretched
EXSTR1
1
1
1
3
0
1
2
3
EXSTR0
1
1
1
2
Freescale Semiconductor
ROMHM
0
0
0
1
ROMON
0
1
0
1

Related parts for S9S12HZ128J3VAL