s3c4510b Samsung Semiconductor, Inc., s3c4510b Datasheet - Page 317

no-image

s3c4510b

Manufacturer Part Number
s3c4510b
Description
16/32-bit Risc Microcontroller
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s3c4510b01-QE80
Manufacturer:
BOURNS
Quantity:
400 000
Part Number:
s3c4510b01-QE80
Manufacturer:
SUNMNG
Quantity:
853
Part Number:
s3c4510b01-QE80
Manufacturer:
SAMSUNG
Quantity:
8 000
Part Number:
s3c4510b01-QER0
Manufacturer:
AMCC
Quantity:
156
Part Number:
s3c4510b01-QER0
Manufacturer:
SAMSUMG
Quantity:
20 000
Company:
Part Number:
s3c4510b01-QER0
Quantity:
58
Part Number:
s3c4510b01-QERO
Manufacturer:
Panasonic
Quantity:
12 000
Part Number:
s3c4510b01-QERO
Manufacturer:
SAMSUNG
Quantity:
16 615
S3C4510B
Number
[13:12] Rx widget alignment
[14]
[15]
[16]
[17]
[18]
[19]
[20]
[21]
[22]
Bit
(RxWA)
DMA Tx stop or skip
(DTxSTSK)
DMA Rx stop or skip
(DRxSTSK)
DMA Rx memory
address decrement
(DRxMADEC)
Tx flag idle (TxFLAG)
Tx single flag
(TxSFLAG)
Tx loop-back mode
(TxLOOP)
Rx echo mode
(RxECHO)
Tx abort extension
(TxABTEXT)
Tx abort (TxABT)
Bit Name
Table 8-9. HCON Register Description (Continued)
These bits determine how many bytes are invalid in the first memory word
of the frame to be received. The invalid bytes are inserted when the word
is assembled in the HRXFIFO. '00' =No Invalid bytes;
'01' = 1 invalid byte, '10' = 2 invalid bytes, '11' = 3 invalid bytes.
This bit determines a DMA Tx stop or skip when DMA has not the
ownership associated with the Tx buffer descriptor. DMA Tx is disabled in
this condition when this bit is set.
This bit determines a DMA Rx stop or skip when DMA has not the
ownership associated with the Rx buffer descriptor. If this bit is set, DMA
Rx is disabled.
This bit determines whether the address is incremented or decremented. If
this bit is set to '1', then the address will be decremented.
This bit selects the flag 'time fill' mode (active idle) or the mark idle mode
(inactive idle) for the transmitter. The selected active or inactive idle state
continues until data is sent (after nRESET has return to High level). The
flag idle pattern is 7EH; the mark idle pattern is FFH.
This bit controls whether separate closing and opening flags are
transmitted in succession to delimit frames. When this bit is '0',
independent opening and closing flags are transmitted in order to separate
frame.
When this bit is set to '1', the closing flag of the current frame serves as
the opening flag of the next frame.
This bit is used for self-testing. If this bit is set to '1', the transmit data
output (TxD) is internally connected to the receiver data input (RxD). In
Loop-back mode, nCTS and nDCD inputs are ignored. For normal
operation, this bit should always be '0'.
Setting this bit to '1' selects the auto-echo mode of operation. In this mode,
the TxD pin is connected to RxD as in local loop-back mode, but the
receiver still monitors the RxD input.
When this bit is set to '1', the abort pattern that is initiated when TxABT =
'1' is extended to at least 16 bits of 1s in succession, and the mark idle
state is entered.
When this bit is set to '1', an abort sequence of at least eight bits of 1s is
transmitted. The abort is initiated and the HTxFIFO is cleared. TxABT is
then cleared automatically by hardware.
Description
HDLC CONTROLLERS
8-31

Related parts for s3c4510b