YLCDRSK2378 Renesas Electronics America, YLCDRSK2378 Datasheet - Page 405

KIT DEV EVAL H8S/2378 LCD

YLCDRSK2378

Manufacturer Part Number
YLCDRSK2378
Description
KIT DEV EVAL H8S/2378 LCD
Manufacturer
Renesas Electronics America
Series
H8®r
Datasheet

Specifications of YLCDRSK2378

Main Purpose
Displays, LCD Controller
Embedded
Yes, MCU, 16-Bit
Utilized Ic / Part
YLCDRSK2378
Primary Attributes
5.7" QVGA, Touch Screen
Secondary Attributes
Source Code on CD, Debugging Requires Emulator Cable E10A USB/JTAG
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DREQ pin sampling is performed every cycle, with the rising edge of the next φ cycle after the
end of the DMABCR write cycle for setting the transfer enabled state as the starting point.
When the DREQ pin low level is sampled while acceptance by means of the DREQ pin is
possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the
request is cleared, and DREQ pin high level sampling for edge detection is started. If DREQ pin
high level sampling has been completed by the time the DMA dead cycle ends, acceptance
resumes after the end of the dead cycle, DREQ pin low level sampling is performed again, and this
operation is repeated until the transfer ends.
φ
DREQ
Address
bus
DMA
control
Channel
[1]
[2] [5] The request is cleared at the next bus break, and activation is started in the DMAC.
[3] [6] Start of DMA cycle; DREQ pin high level sampling on the rising edge of φ starts.
[4] [7] When the DREQ pin high level has been sampled, acceptance is resumed after the dead cycle
Note: In write data buffer mode, bus breaks from [2] to [7] may be hidden, and not visible.
Figure 7.23 Example of DREQ Pin Falling Edge Activated Block Transfer Mode Transfer
Acceptance after transfer enabling; the DREQ pin low level is sampled on the rising edge of φ,
and the request is held.
is completed.
(As in [1], the DREQ pin low level is sampled on the rising edge of φ, and the request is held.)
Bus release
Idle
[1]
Request
of 2 cycles
Minimum
[2]
Request clear period
Read
[3]
Transfer source
DMA
read
Write
1 block transfer
Acceptance resumes
Transfer destination
DMA
write
Dead
[4]
Request
DMA
dead
of 2 cycles
Minimum
Idle
[5]
release
Rev.7.00 Mar. 18, 2009 page 337 of 1136
Bus
Read
[6]
Transfer source
Section 7 DMA Controller (DMAC)
Request clear period
DMA
read
Write
1 block transfer
Transfer destination
DMA
write
Dead
REJ09B0109-0700
Acceptance resumes
DMA
dead
[7]
Idle
release
Bus

Related parts for YLCDRSK2378