tmpr4937 TOSHIBA Semiconductor CORPORATION, tmpr4937 Datasheet - Page 535

no-image

tmpr4937

Manufacturer Part Number
tmpr4937
Description
64-bit Tx System Risc
Manufacturer
TOSHIBA Semiconductor CORPORATION
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
tmpr4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
tmpr4937XBG-300
Manufacturer:
DSP
Quantity:
81
Part Number:
tmpr4937XBG300
Manufacturer:
TOSHIBA
Quantity:
16 835
– Only one channel performs single transfer
– Two or more channels perform single transfer
(1) Single transfer performed with only one channel
(2) Single transfer performed with one channel and burst transfer
(3) Single transfer (performed with two to four channels)
(4) Single transfer performed with two to three channels and burst transfer
Perform either (a) or (b) to prevent a malfunction.
Perform (b) to prevent a malfunction.
Perform (a) to prevent a malfunction.
Perform (a) to prevent a malfunction. For the channel used for burst transfer, set the same offset to
DMSARn and DMDARn, or set 1 to DMCCRn.USEXFSZ. (Set the on-chip FIFO to be shared
with multiple DMA channels by which no data remains in FIFO.)
In dual address burst transfer, when 0 is set to the transfer size mode bit and the offset value is
different between source address and destination address, data may remain in FIFO. (See 8.3.8.2
Burst Transfer During Dual address Transfer.) When a bus error occurs during single transfer for
which workaround (a) is performed, data is erased if it remains in FIFO during burst transfer. This
occurs because FIFO is reset due to a bus error. Since DMAC does not detect data erasing, you
need to set FIFO to contain no data.
23-5
Chapter 23 Notes on Use of TMPR4937

Related parts for tmpr4937