EZ80F91MCU ZILOG [Zilog, Inc.], EZ80F91MCU Datasheet - Page 215

no-image

EZ80F91MCU

Manufacturer Part Number
EZ80F91MCU
Description
eZ80Acclaim-TM Flash Microcontrollers
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
PS019209-0504
UART Line Control Register
This register is used to control the communication control parameters. See
Tables 102 and 103.
Table 102. UART Line Control Registers
(UART0_LCTL = 00C3h, UART1_LCTL = 00D3h)
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
7
DLAB
6
SB
5
FPE
Value
0
1
0
1
0
1
R/W
Description
Access to the UART registers at I/O addresses C0h, C1h,
D0h and D1h is enabled.
Access to the Baud Rate Generator registers at I/O addresses
C0h, C1h, D0h and D1h is enabled.
Do not send a BREAK signal.
Send Break
UART sends continuous zeroes on the transmit output from
the next bit boundary. The transmit data in the transmit shift
register is ignored. After forcing this bit High, the
is 0 only after the bit boundary is reached. Just before forcing
T
to the transmit FIFO during a break should be written only
after the THRE bit of UARTx_LSR register goes High. This
new data is transmitted after the UART recovers from the
break. After the break is removed, the UART recovers from
the break for the next BRG edge.
Do not force a parity error.
Force a parity error. When this bit and the party enable bit
(pen) are both 1, an incorrect parity bit is transmitted with the
data byte.
P R E L I M I N A R Y
7
0
x
D
to 0, the transmit FIFO is cleared. Any new data written
R/W
6
0
R/W
5
0
Universal Asynchronous Receiver/Transmitter
R/W
4
0
R/W
3
0
Product Specification
R/W
2
0
eZ80F91 MCU
R/W
T
1
0
x
D
output
R/W
0
0
196

Related parts for EZ80F91MCU