S912XET512J3VALR Freescale Semiconductor, S912XET512J3VALR Datasheet - Page 867

no-image

S912XET512J3VALR

Manufacturer Part Number
S912XET512J3VALR
Description
16-bit Microcontrollers - MCU 16 BIT,512K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET512J3VALR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12XE
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
32 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XET512J3VALR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
24.4.2
This section provides details of all available Flash commands launched by a command write sequence. The
ACCERR bit in the FSTAT register will be set during the command write sequence if any of the following
illegal steps are performed, causing the command not to be processed by the Memory Controller:
If a Flash block is read during execution of an algorithm (CCIF = 0) on that same block, the read operation
will return invalid data. If the SFDIF or DFDIF flags were not previously set when the invalid read
operation occurred, both the SFDIF and DFDIF flags will be set and the FECCR registers will be loaded
with the global address used in the invalid read operation with the data and parity fields set to all 0.
If the ACCERR or FPVIOL bits are set in the FSTAT register, the user must clear these bits before starting
any command write sequence (see
Freescale Semiconductor
FCMD
0x0D
0x0B
0x0E
0x0F
0x10
0x11
0x12
0x13
0x14
0x15
0x20
Starting any command write sequence that programs or erases Flash memory before initializing the
FCLKDIV register
Writing an invalid command as part of the command write sequence
For additional possible errors, refer to the error handling table provided for each command
Flash Command Description
Disable EEPROM
Program D-Flash
Enable EEPROM
Emulation Query
Partition D-Flash
Set User Margin
Set Field Margin
Unsecure Flash
Full Partition D-
Erase Verify D-
Erase D-Flash
Flash Section
A Flash word or phrase must be in the erased state before being
programmed. Cumulative programming of bits within a Flash word or
phrase is not allowed.
Command
Emulation
Emulation
EEPROM
Sector
Flash
Level
Level
Supports a method of releasing MCU security by erasing all D-Flash (and P-Flash) blocks
and verifying that all D-Flash (and P-Flash) blocks are erased.
Specifies a user margin read level for the D-Flash block.
Specifies a field margin read level for the D-Flash block (special modes only).
Erase the D-Flash block and partition an area of the D-Flash block for user access.
Verify that a given number of words starting at the address provided are erased.
Program up to four words in the D-Flash block.
Erase all bytes in a sector of the D-Flash block.
Enable EEPROM emulation where writes to the buffer RAM EEE partition will be copied
to the D-Flash EEE partition.
Suspend all current erase and program activity related to EEPROM emulation but leave
current EEE tags set.
Returns EEE partition and status variables.
Partition an area of the D-Flash block for user access.
MC9S12XE-Family Reference Manual Rev. 1.25
Section
Table 24-32. D-Flash Commands
24.3.2.7).
CAUTION
Function on D-Flash Memory
Chapter 24 128 KByte Flash Module (S12XFTM128K2V1)
867

Related parts for S912XET512J3VALR