MCF5307AI90B Freescale Semiconductor, MCF5307AI90B Datasheet - Page 211

IC MPU 32BIT COLDF 90MHZ 208FQFP

MCF5307AI90B

Manufacturer Part Number
MCF5307AI90B
Description
IC MPU 32BIT COLDF 90MHZ 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307AI90B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
90MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-FQFP
Maximum Clock Frequency
90 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
90MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
FQFP
Program Memory Size
8KB
Cpu Speed
90MHz
Embedded Interface Type
I2C, UART
Digital Ic Case Style
FQFP
No. Of Pins
208
Supply Voltage Range
3V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307AI90B
Manufacturer:
FREESCAL
Quantity:
153
Part Number:
MCF5307AI90B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5307AI90B
Manufacturer:
FREESCALE
Quantity:
20 000
8.5.4 I
This I2SR contains bits that indicate transaction direction and status.
Table 8-5 describes I2SR fields.
7
6
5
4
3
2
1
0
Bits
ICF
IAAS
IBB
IAL
SRW
IIF
RXAK
Name
Address
2
Reset
Field
C Status Register (I2SR)
R/W
0 Transfer in progress
1 Transfer complete. Set by the falling edge of the ninth clock of a byte transfer.
SRW and set its TX/RX mode accordingly. Writing to I2CR clears this bit.
0 Not addressed.
1 Addressed as a slave. Set when its own address (IADR) matches the calling address.
0 Bus is idle. If a STOP signal is detected, IBB is cleared.
1 Bus is busy. When START is detected, IBB is set.
writing zero to it.)
Reserved, should be cleared.
address sent from the master. SRW is valid only when a complete transfer has occurred, no other
transfers have been initiated, and the I
0 Slave receive, master writing to slave.
1 Slave transmit, master reading from slave.
0 No I
1 An interrupt is pending, which causes a processor interrupt request (if IIEN = 1). Set when one of
Received acknowledge. The value of SDA during the acknowledge bit of a bus cycle.
0 An acknowledge signal was received after the completion of 8-bit data transmission on the bus
1 No acknowledge signal was detected at the ninth clock.
Data transferring bit. While one byte of data is transferred, ICF is cleared.
I
I
Arbitration lost. Set by hardware in the following circumstances. (IAL must be cleared by software by
Slave read/write. When IAAS is set, SRW indicates the value of the R/W command bit of the calling
I
2
2
2
C addressed as a slave bit. The CPU is interrupted if I2CR[IIEN] is set. Next, the CPU must check
C bus busy bit. Indicates the status of the bus.
C interrupt. Must be cleared by software by writing a zero to it in the interrupt routine.
• SDA sampled low when the master drives high during an address or data-transmit cycle.
• SDA sampled low when the master drives high during the acknowledge bit of a data-receive
• A start cycle is attempted when the bus is busy.
• A repeated start cycle is requested in slave mode.
• A stop condition is detected when the master did not request it.
• Complete one byte transfer (set at the falling edge of the ninth clock)
• Reception of a calling address that matches its own specific address in slave-receive mode
• Arbitration lost
the following occurs:
cycle.
ICF
2
7
C interrupt pending
Freescale Semiconductor, Inc.
Figure 8-8. I
For More Information On This Product,
IAAS
Table 8-5. I2SR Field Descriptions
R
6
Go to: www.freescale.com
Chapter 8. I
IBB
5
2
CR Status Register (I2SR)
R/W
MBAR + 0x28C
2
IAL
C module is a slave and has an address match.
4
1000_0001
2
C Module
Description
3
R
SRW
2
R/W
IIF
1
Programming Model
RXAK
R
0
8-9

Related parts for MCF5307AI90B