CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 614

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 17 Memory Mapping Control (S12XMMCV2)
17.1.2.2
17.1.3
Figure 1-1
17.2
The user is advised to refer to the SoC Guide for port configuration and location of external bus signals.
Some pins may not be bonded out in all implementations.
614
EEPROM
FLASH
Wait mode
MMC is functional during wait mode.
Stop mode
MMC is inactive during stop mode.
Single chip modes
In normal and special single chip mode the internal memory is used. External bus is not active.
Expanded modes
Address, data, and control signals are activated in normal expanded and special test modes when
accessing the external bus.
Emulation modes
External bus is active to emulate via an external tool the normal expanded or the normal single chip
mode.
EBI
External Signal Description
shows a block diagram of the MMC.
Block Diagram
Functional Modes
MMC
BDM
MC9S12XDP512 Data Sheet, Rev. 2.21
Figure 17-1. MMC Block Diagram
Address Decoder & Priority
Target Bus Controller
RAM
CPU
Peripherals
XGATE
Freescale Semiconductor
DBG

Related parts for CSM9S12XDT512SLK