CSM9S12XDT512SLK Freescale Semiconductor, CSM9S12XDT512SLK Datasheet - Page 693

no-image

CSM9S12XDT512SLK

Manufacturer Part Number
CSM9S12XDT512SLK
Description
KIT STUDENT LEARNING 16BIT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of CSM9S12XDT512SLK

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
XGATE activity can still be compared, traced and can be used to generate a breakpoint to the XGATE
module. When the CPU enters active BDM mode through a BACKGROUND command, with the DBG
module armed, the DBG remains armed.
The DBG module tracing is disabled if the MCU is secure. Breakpoints can however still be generated if
the MCU is secure.
19.1.4
Figure 19-1
19.2
The DBG sub-module features two external tag input signals (see
(DUG) for the mapping of these signals to device pins. These tag pins may be used for the external tagging
in emulation modes only
Freescale Semiconductor
Enable
BDM
TAGHITS
EXTERNAL TAGHI / TAGLO
XGATE S/W BREAKPOINT REQUEST
SECURE
CPU BUS
XGATE BUS
0
0
1
1
x
READ TRACE DATA (DBG READ DATA BUS)
External Signal Description
Block Diagram
Active
shows a block diagram of the debug module.
BDM
x
0
1
0
1
Secure
MCU
1
0
0
0
0
COMPARATOR C
COMPARATOR D
COMPARATOR A
COMPARATOR B
Table 19-1. Mode Dependent Restriction Summary
Comparator Matches
Figure 19-1. Debug Block Diagram
MC9S12XDP512 Data Sheet, Rev. 2.21
XGATE only
Enabled
Yes
Yes
Yes
MATCH0
MATCH1
MATCH2
MATCH3
Active BDM not possible when not enabled
CONTROL
Breakpoints
XGATE only
TRIGGER
Only SWI
Possible
LOGIC
TAG &
Yes
Yes
Table
Chapter 19 S12X Debug (S12XDBGV2) Module
TRIGGER
STATE
19-2). See Device User Guide
BREAKPOINT REQUESTS
XGATE only
Possible
Tagging
CPU & XGATE
Yes
Yes
Yes
TAGS
BUFFER
SEQUENCER
TRACE
STATE
TRACE
CONTROL
TRIGGER
XGATE only
Possible
Tracing
Yes
Yes
No
695

Related parts for CSM9S12XDT512SLK