ATUC128L4U Atmel Corporation, ATUC128L4U Datasheet - Page 51

no-image

ATUC128L4U

Manufacturer Part Number
ATUC128L4U
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATUC128L4U

Flash (kbytes)
128 Kbytes
Pin Count
48
Max. Operating Frequency
50 MHz
Cpu
32-bit AVR
# Of Touch Channels
17
Hardware Qtouch Acquisition
Yes
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
4
Lin
4
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
460
Analog Comparators
8
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.62 to 3.6
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
18
Input Capture Channels
12
Pwm Channels
35
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATUC128L4U-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC128L4U-AUT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC128L4U-U
Manufacturer:
ATMEL
Quantity:
3 006
7.7
7.7.1
Table 7-1.
7.7.2
Table 7-2.
32142A–12/2011
0x00C
0x01C
0x02C
0x000
0x004
0x008
0x010
0x014
0x018
0x020
0x024
0x028
(0x000 - 0x03F)+m*0x040
User Interface
Offset
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
+ n*0x040
Address Range
0x000 - 0x03F
0x040 - 0x07F
Memory Map Overview
Channel Memory Map
0x800-0x830
0x834
PDCA Register Memory Map
PDCA Channel Configuration Registers
...
The channels are mapped as shown in
ters, shown in
Note:
Memory Address Reload Register
Transfer Counter Reload Register
Memory Address Register
Peripheral Select Register
Transfer Counter Register
Interrupt Disable Register
Interrupt Enable Register
Interrupt Status Register
Interrupt Mask Register
1. The reset values are device specific. Please refer to the Module Configuration section at the
Control Register
Status Register
Mode Register
end of this chapter.
Register
Table
7-2, where n is the channel number.
DMA channel m configuration registers
DMA channel 0 configuration registers
DMA channel 1 configuration registers
Performance Monitor registers
Table
Register Name
Version register
7-1. Each channel has a set of configuration regis-
MARR
TCRR
MAR
PSR
TCR
IMR
IER
IDR
ISR
MR
Contents
CR
SR
...
ATUC64/128/256L3/4U
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Write-only
Read-only
Write-only
Write-only
Read-only
Read-only
Access
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
Reset
-
(1)
51

Related parts for ATUC128L4U