pc87591l-n05 National Semiconductor Corporation, pc87591l-n05 Datasheet - Page 238

no-image

pc87591l-n05

Manufacturer Part Number
pc87591l-n05
Description
Lpc Mobile Embedded Controller
Manufacturer
National Semiconductor Corporation
Datasheet
www.national.com
4.0 Embedded Controller Modules
Transaction Effect on the External Bus
The following core bus transactions are reflected on the external bus:
Pipe Status Signals (PFS and PLI)
The PFS indicates the completion of an instruction in the core. The Pipe Long Instruction (PLI) signal indicates the size of
the completed instruction, where 0 = word instruction and 1 = double-word instruction (see Figure 83). If an instruction flush-
es the pipeline, the fetch for the next instruction (BST=101) is issued during the cycle following the instruction’s PFS, or later.
4.20.7 On-Chip Hardware Breakpoint
The core provides two types of hardware breakpoints:
For a detailed description of the core breakpoint mechanism, refer to the CR16B User Manual.
• Accesses to external zones of expansion memory, off-chip base memory and accesses that use the I/O Expansion
• Accesses to on-chip memories and peripheral modules can be observed using the “Core Bus Monitoring Bus Cycles”
• BE0 is high when a lower memory byte (a byte in an even address) is accessed. BE1 is high when a higher memory
• CBRD is high when the transaction is a read operation and low when it is a write operation.
• Address Match - Detection of a matched address for the current executed instruction (PC value)
• Data Match - Detection of a read or write transaction for a matched memory location
protocol are indicated by the active state of the SEL0, SEL12 and SELIO signals, respectively, and are described by
the address and data buses and the status signals, BST2-0.
(see “Core Bus Monitoring” on page 80). They accesses are indicated by an inactive state for the SEL0, SEL12
and/or SELIO signals. They are described by addresses A0-20, the byte-enable BE0-1 signals, the CBRD signal and
the BST2-0 signals.
byte (a byte in an odd address) is accessed.
CLK
PFS
PLI
Figure 83. Pipe Status Signal (PFS and PLI)
Instruction i
Completed
(Continued)
238
Instruction i+1
Completed
Revision 1.2

Related parts for pc87591l-n05