HD6412373R RENESAS [Renesas Technology Corp], HD6412373R Datasheet - Page 846

no-image

HD6412373R

Manufacturer Part Number
HD6412373R
Description
Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 16 I
Bit
1
0
16.3.3
ICMR controls the master mode wait and selects the number of transfer bits.
Bit
7
6
5, 4
3
Rev.7.00 Mar. 18, 2009 page 778 of 1136
REJ09B0109-0700
Bit Name
IICRST
Bit Name
MLS
WAIT
BCWP
I
2
C Bus Mode Register (ICMR)
2
C Bus Interface 2 (IIC2) (Option)
Initial Value
1
Initial Value
0
0
All 1
1
0
R/W
R/W
R/W
R/W
R/W
R/W
Description
This bit resets control parts except for I
If this bit is set to 1 when hang-up is occurred
because of communication failure during I
operation, I
setting ports and initializing registers.
Reserved
This bit is always read as 1.
Description
MSB-First/LSB-First Select
0: MSB-first
1: LSB-first
Wait Insertion Bit
This bit selects whether to insert a wait after data
transfer except for the acknowledge bit. When
WAIT is set to 1, after the fall of the clock for the
final data bit, low period is extended for two transfer
clocks. If WAIT is cleared to 0, data and
acknowledge bits are transferred consecutively with
no wait inserted.
The setting of this bit is invalid in slave mode.
Reserved
These bits are always read as 1.
BC Write Protect
This bit controls the BC2 to BC0 modifications.
When modifying BC2 to BC0, this bit should be
cleared to 0 and use the MOV instruction.
0: When writing, values of BC2 to BC0 are set.
1: When reading, 1 is always read.
IIC control part reset
When writing, settings of BC2 to BC0 are invalid.
2
C control part can be reset without
2
C registers.
2
C

Related parts for HD6412373R